Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T1,T4,T6 |
Yes |
T1,T4,T6 |
INPUT |
clk1_i |
Yes |
Yes |
T1,T4,T6 |
Yes |
T1,T4,T6 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T1,T4,T6 |
Yes |
T1,T4,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
94191825 |
94190203 |
0 |
0 |
selKnown1 |
113119713 |
113118091 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
94191825 |
94190203 |
0 |
0 |
T1 |
25002 |
25001 |
0 |
0 |
T2 |
4 |
2 |
0 |
0 |
T3 |
2 |
0 |
0 |
0 |
T4 |
10339 |
10337 |
0 |
0 |
T5 |
86 |
84 |
0 |
0 |
T6 |
326104 |
326102 |
0 |
0 |
T7 |
0 |
80303 |
0 |
0 |
T8 |
0 |
74052 |
0 |
0 |
T9 |
2 |
0 |
0 |
0 |
T10 |
2 |
0 |
0 |
0 |
T11 |
66 |
64 |
0 |
0 |
T12 |
60 |
58 |
0 |
0 |
T13 |
0 |
108981 |
0 |
0 |
T17 |
4 |
12979 |
0 |
0 |
T18 |
0 |
18 |
0 |
0 |
T19 |
0 |
20 |
0 |
0 |
T22 |
0 |
63 |
0 |
0 |
T24 |
0 |
15399 |
0 |
0 |
T25 |
0 |
210766 |
0 |
0 |
T26 |
0 |
207142 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113119713 |
113118091 |
0 |
0 |
T1 |
22624 |
22622 |
0 |
0 |
T2 |
1518 |
1516 |
0 |
0 |
T3 |
1084 |
1082 |
0 |
0 |
T4 |
6328 |
6326 |
0 |
0 |
T5 |
21547 |
21545 |
0 |
0 |
T6 |
270645 |
270643 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T9 |
1899 |
1897 |
0 |
0 |
T10 |
1214 |
1212 |
0 |
0 |
T11 |
27339 |
27337 |
0 |
0 |
T12 |
19016 |
19014 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T4,T6 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
94132446 |
94131635 |
0 |
0 |
selKnown1 |
113118808 |
113117997 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
94132446 |
94131635 |
0 |
0 |
T1 |
25002 |
25001 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
10336 |
10335 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
326006 |
326005 |
0 |
0 |
T7 |
0 |
80303 |
0 |
0 |
T8 |
0 |
74052 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
0 |
108981 |
0 |
0 |
T17 |
0 |
12976 |
0 |
0 |
T24 |
0 |
15399 |
0 |
0 |
T25 |
0 |
210766 |
0 |
0 |
T26 |
0 |
207142 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113118808 |
113117997 |
0 |
0 |
T1 |
22622 |
22621 |
0 |
0 |
T2 |
1517 |
1516 |
0 |
0 |
T3 |
1083 |
1082 |
0 |
0 |
T4 |
6327 |
6326 |
0 |
0 |
T5 |
21546 |
21545 |
0 |
0 |
T6 |
270644 |
270643 |
0 |
0 |
T9 |
1898 |
1897 |
0 |
0 |
T10 |
1213 |
1212 |
0 |
0 |
T11 |
27338 |
27337 |
0 |
0 |
T12 |
19015 |
19014 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
59379 |
58568 |
0 |
0 |
selKnown1 |
905 |
94 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
59379 |
58568 |
0 |
0 |
T2 |
3 |
2 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
3 |
2 |
0 |
0 |
T5 |
85 |
84 |
0 |
0 |
T6 |
98 |
97 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
65 |
64 |
0 |
0 |
T12 |
59 |
58 |
0 |
0 |
T17 |
4 |
3 |
0 |
0 |
T18 |
0 |
18 |
0 |
0 |
T19 |
0 |
20 |
0 |
0 |
T22 |
0 |
63 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
905 |
94 |
0 |
0 |
T1 |
2 |
1 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |