Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_dmi_jtag.i_dmi_jtag_tap.i_tck_inv.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
75.00 75.00 gen_scan.i_dft_tck_mux


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.u_rst_mux.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
75.00 75.00 u_rst_mux


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_clock_mux2


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_rst_n_mux2


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_clock_mux2
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Module : prim_generic_clock_mux2
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Toggle Coverage for Module : prim_generic_clock_mux2
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T1,T5,T6 Yes T1,T5,T6 INPUT
clk1_i Yes Yes T1,T5,T6 Yes T1,T5,T6 INPUT
sel_i No No No INPUT
clk_o Yes Yes T1,T5,T6 Yes T1,T5,T6 OUTPUT


Assert Coverage for Module : prim_generic_clock_mux2
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 81188571 81186961 0 0
selKnown1 99695197 99693587 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 81188571 81186961 0 0
T1 37535 37534 0 0
T2 94 92 0 0
T3 70 68 0 0
T4 61 59 0 0
T5 4968 4966 0 0
T6 27935 27933 0 0
T9 0 270847 0 0
T10 0 239133 0 0
T11 2 0 0 0
T12 93 91 0 0
T13 52 50 0 0
T14 10 8 0 0
T15 0 306765 0 0
T16 100 99 0 0
T20 0 78 0 0
T21 0 5 0 0
T22 0 355788 0 0
T23 0 128356 0 0
T24 0 314601 0 0
T25 0 692894 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 99695197 99693587 0 0
T1 18515 18514 0 0
T2 39728 39727 0 0
T3 32993 32992 0 0
T4 19927 19926 0 0
T5 5071 5070 0 0
T6 22437 22435 0 0
T7 0 4 0 0
T8 0 2 0 0
T9 1 0 0 0
T10 1 0 0 0
T11 1322 1321 0 0
T12 56308 56307 0 0
T13 19769 19768 0 0
T14 3478 3476 0 0
T15 1 0 0 0
T16 1 0 0 0
T17 1 0 0 0
T20 1 0 0 0
T21 1 0 0 0
T26 0 2 0 0
T27 0 3 0 0
T28 0 3 0 0
T29 0 1 0 0
T30 0 1 0 0
T31 0 2 0 0
T32 0 4 0 0
T33 1 0 0 0

Toggle Coverage for Instance : tb.dut.u_dmi_jtag.i_dmi_jtag_tap.i_tck_inv.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T1,T5,T6 Yes T1,T5,T6 INPUT
clk1_i Yes Yes T1,T5,T6 Yes T1,T5,T6 INPUT
sel_i No No No INPUT
clk_o Yes Yes T1,T5,T6 Yes T1,T5,T6 OUTPUT

Toggle Coverage for Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.u_rst_mux.gen_generic.u_impl_generic
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T5,T9,T10 Yes T1,T5,T6 INPUT
clk1_i Yes Yes T6,T7,T8 Yes T6,T7,T8 INPUT
sel_i No No No INPUT
clk_o Yes Yes T5,T9,T10 Yes T1,T5,T6 OUTPUT

Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T5,T6
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T5,T6
11CoveredT1,T2,T3

Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 81135152 81134347 0 0
selKnown1 99694270 99693465 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 81135152 81134347 0 0
T1 37535 37534 0 0
T2 1 0 0 0
T3 1 0 0 0
T4 1 0 0 0
T5 4967 4966 0 0
T6 27934 27933 0 0
T9 0 270752 0 0
T10 0 239133 0 0
T11 1 0 0 0
T12 1 0 0 0
T13 1 0 0 0
T14 1 0 0 0
T15 0 306765 0 0
T22 0 355788 0 0
T23 0 128356 0 0
T24 0 314601 0 0
T25 0 692894 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 99694270 99693465 0 0
T1 18515 18514 0 0
T2 39728 39727 0 0
T3 32993 32992 0 0
T4 19927 19926 0 0
T5 5071 5070 0 0
T6 22434 22433 0 0
T11 1322 1321 0 0
T12 56308 56307 0 0
T13 19769 19768 0 0
T14 3477 3476 0 0

Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 53419 52614 0 0
selKnown1 927 122 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 53419 52614 0 0
T2 93 92 0 0
T3 69 68 0 0
T4 60 59 0 0
T5 1 0 0 0
T6 1 0 0 0
T9 0 95 0 0
T11 1 0 0 0
T12 92 91 0 0
T13 51 50 0 0
T14 9 8 0 0
T16 100 99 0 0
T20 0 78 0 0
T21 0 5 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 927 122 0 0
T6 3 2 0 0
T7 0 4 0 0
T8 0 2 0 0
T9 1 0 0 0
T10 1 0 0 0
T14 1 0 0 0
T15 1 0 0 0
T16 1 0 0 0
T17 1 0 0 0
T20 1 0 0 0
T21 1 0 0 0
T26 0 2 0 0
T27 0 3 0 0
T28 0 3 0 0
T29 0 1 0 0
T30 0 1 0 0
T31 0 2 0 0
T32 0 4 0 0
T33 1 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%