Line Coverage for Module : 
prim_generic_clock_mux2
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Module : 
prim_generic_clock_mux2
 | Total | Covered | Percent | 
| Conditions | 9 | 5 | 55.56 | 
| Logical | 9 | 5 | 55.56 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Toggle Coverage for Module : 
prim_generic_clock_mux2
 | Total | Covered | Percent | 
| Totals | 
4 | 
3 | 
75.00  | 
| Total Bits | 
8 | 
6 | 
75.00  | 
| Total Bits 0->1 | 
4 | 
3 | 
75.00  | 
| Total Bits 1->0 | 
4 | 
3 | 
75.00  | 
 |  |  |  | 
| Ports | 
4 | 
3 | 
75.00  | 
| Port Bits | 
8 | 
6 | 
75.00  | 
| Port Bits 0->1 | 
4 | 
3 | 
75.00  | 
| Port Bits 1->0 | 
4 | 
3 | 
75.00  | 
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk0_i | 
Yes | 
Yes | 
T5,T6,T7 | 
Yes | 
T5,T6,T7 | 
INPUT | 
| clk1_i | 
Yes | 
Yes | 
T5,T6,T7 | 
Yes | 
T5,T6,T7 | 
INPUT | 
| sel_i | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| clk_o | 
Yes | 
Yes | 
T5,T6,T7 | 
Yes | 
T5,T6,T7 | 
OUTPUT | 
Assert Coverage for Module : 
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
93667411 | 
93665779 | 
0 | 
0 | 
| 
selKnown1 | 
119177867 | 
119176235 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
93667411 | 
93665779 | 
0 | 
0 | 
| T1 | 
12 | 
11 | 
0 | 
0 | 
| T2 | 
5 | 
4 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
10 | 
9 | 
0 | 
0 | 
| T5 | 
14505 | 
14503 | 
0 | 
0 | 
| T6 | 
33153 | 
33152 | 
0 | 
0 | 
| T7 | 
13686 | 
13685 | 
0 | 
0 | 
| T9 | 
0 | 
53442 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
69 | 
68 | 
0 | 
0 | 
| T12 | 
65 | 
64 | 
0 | 
0 | 
| T13 | 
1 | 
0 | 
0 | 
0 | 
| T14 | 
57 | 
56 | 
0 | 
0 | 
| T15 | 
1 | 
63 | 
0 | 
0 | 
| T17 | 
0 | 
449331 | 
0 | 
0 | 
| T20 | 
1 | 
0 | 
0 | 
0 | 
| T22 | 
0 | 
46257 | 
0 | 
0 | 
| T23 | 
1 | 
14 | 
0 | 
0 | 
| T26 | 
1 | 
91 | 
0 | 
0 | 
| T27 | 
0 | 
147552 | 
0 | 
0 | 
| T28 | 
0 | 
23740 | 
0 | 
0 | 
| T29 | 
0 | 
141633 | 
0 | 
0 | 
| T30 | 
0 | 
222448 | 
0 | 
0 | 
| T31 | 
1 | 
0 | 
0 | 
0 | 
| T32 | 
1 | 
0 | 
0 | 
0 | 
| T33 | 
1 | 
0 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
119177867 | 
119176235 | 
0 | 
0 | 
| T1 | 
4074 | 
4073 | 
0 | 
0 | 
| T2 | 
2074 | 
2073 | 
0 | 
0 | 
| T3 | 
1259 | 
1258 | 
0 | 
0 | 
| T4 | 
5806 | 
5805 | 
0 | 
0 | 
| T5 | 
11896 | 
11895 | 
0 | 
0 | 
| T6 | 
3 | 
2 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
0 | 
3 | 
0 | 
0 | 
| T10 | 
1033 | 
1032 | 
0 | 
0 | 
| T11 | 
26692 | 
26691 | 
0 | 
0 | 
| T12 | 
26666 | 
26665 | 
0 | 
0 | 
| T13 | 
1454 | 
1453 | 
0 | 
0 | 
| T14 | 
19659 | 
19658 | 
0 | 
0 | 
| T15 | 
1 | 
0 | 
0 | 
0 | 
| T20 | 
1 | 
0 | 
0 | 
0 | 
| T21 | 
1 | 
0 | 
0 | 
0 | 
| T24 | 
1 | 
0 | 
0 | 
0 | 
| T26 | 
1 | 
0 | 
0 | 
0 | 
| T31 | 
1 | 
0 | 
0 | 
0 | 
| T32 | 
1 | 
0 | 
0 | 
0 | 
| T33 | 
1 | 
0 | 
0 | 
0 | 
| T34 | 
0 | 
5 | 
0 | 
0 | 
| T35 | 
0 | 
3 | 
0 | 
0 | 
| T36 | 
0 | 
4 | 
0 | 
0 | 
| T37 | 
0 | 
3 | 
0 | 
0 | 
| T38 | 
0 | 
3 | 
0 | 
0 | 
| T39 | 
0 | 
2 | 
0 | 
0 | 
| T40 | 
0 | 
2 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 5 | 55.56 | 
| Logical | 9 | 5 | 55.56 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T5,T6,T7 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T5,T6,T7 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
93607544 | 
93606728 | 
0 | 
0 | 
| 
selKnown1 | 
119176931 | 
119176115 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
93607544 | 
93606728 | 
0 | 
0 | 
| T5 | 
14501 | 
14500 | 
0 | 
0 | 
| T6 | 
33153 | 
33152 | 
0 | 
0 | 
| T7 | 
13686 | 
13685 | 
0 | 
0 | 
| T9 | 
0 | 
53442 | 
0 | 
0 | 
| T15 | 
1 | 
0 | 
0 | 
0 | 
| T17 | 
0 | 
449331 | 
0 | 
0 | 
| T20 | 
1 | 
0 | 
0 | 
0 | 
| T22 | 
0 | 
46257 | 
0 | 
0 | 
| T23 | 
1 | 
0 | 
0 | 
0 | 
| T26 | 
1 | 
0 | 
0 | 
0 | 
| T27 | 
0 | 
147552 | 
0 | 
0 | 
| T28 | 
0 | 
23740 | 
0 | 
0 | 
| T29 | 
0 | 
141633 | 
0 | 
0 | 
| T30 | 
0 | 
222448 | 
0 | 
0 | 
| T31 | 
1 | 
0 | 
0 | 
0 | 
| T32 | 
1 | 
0 | 
0 | 
0 | 
| T33 | 
1 | 
0 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
119176931 | 
119176115 | 
0 | 
0 | 
| T1 | 
4074 | 
4073 | 
0 | 
0 | 
| T2 | 
2074 | 
2073 | 
0 | 
0 | 
| T3 | 
1259 | 
1258 | 
0 | 
0 | 
| T4 | 
5806 | 
5805 | 
0 | 
0 | 
| T5 | 
11896 | 
11895 | 
0 | 
0 | 
| T10 | 
1033 | 
1032 | 
0 | 
0 | 
| T11 | 
26692 | 
26691 | 
0 | 
0 | 
| T12 | 
26666 | 
26665 | 
0 | 
0 | 
| T13 | 
1454 | 
1453 | 
0 | 
0 | 
| T14 | 
19659 | 
19658 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 5 | 55.56 | 
| Logical | 9 | 5 | 55.56 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
59867 | 
59051 | 
0 | 
0 | 
| 
selKnown1 | 
936 | 
120 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
59867 | 
59051 | 
0 | 
0 | 
| T1 | 
12 | 
11 | 
0 | 
0 | 
| T2 | 
5 | 
4 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
10 | 
9 | 
0 | 
0 | 
| T5 | 
4 | 
3 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
69 | 
68 | 
0 | 
0 | 
| T12 | 
65 | 
64 | 
0 | 
0 | 
| T13 | 
1 | 
0 | 
0 | 
0 | 
| T14 | 
57 | 
56 | 
0 | 
0 | 
| T15 | 
0 | 
63 | 
0 | 
0 | 
| T23 | 
0 | 
14 | 
0 | 
0 | 
| T26 | 
0 | 
91 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
936 | 
120 | 
0 | 
0 | 
| T6 | 
3 | 
2 | 
0 | 
0 | 
| T7 | 
2 | 
1 | 
0 | 
0 | 
| T8 | 
0 | 
3 | 
0 | 
0 | 
| T15 | 
1 | 
0 | 
0 | 
0 | 
| T20 | 
1 | 
0 | 
0 | 
0 | 
| T21 | 
1 | 
0 | 
0 | 
0 | 
| T24 | 
1 | 
0 | 
0 | 
0 | 
| T26 | 
1 | 
0 | 
0 | 
0 | 
| T31 | 
1 | 
0 | 
0 | 
0 | 
| T32 | 
1 | 
0 | 
0 | 
0 | 
| T33 | 
1 | 
0 | 
0 | 
0 | 
| T34 | 
0 | 
5 | 
0 | 
0 | 
| T35 | 
0 | 
3 | 
0 | 
0 | 
| T36 | 
0 | 
4 | 
0 | 
0 | 
| T37 | 
0 | 
3 | 
0 | 
0 | 
| T38 | 
0 | 
3 | 
0 | 
0 | 
| T39 | 
0 | 
2 | 
0 | 
0 | 
| T40 | 
0 | 
2 | 
0 | 
0 |