Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
clk1_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
79824294 |
79822680 |
0 |
0 |
selKnown1 |
100069799 |
100068185 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
79824294 |
79822680 |
0 |
0 |
T1 |
86 |
85 |
0 |
0 |
T2 |
63 |
62 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
51028 |
51026 |
0 |
0 |
T5 |
59925 |
59923 |
0 |
0 |
T6 |
59503 |
59501 |
0 |
0 |
T7 |
0 |
81317 |
0 |
0 |
T8 |
0 |
17439 |
0 |
0 |
T9 |
15 |
13 |
0 |
0 |
T10 |
61 |
59 |
0 |
0 |
T11 |
13 |
11 |
0 |
0 |
T12 |
54 |
52 |
0 |
0 |
T21 |
0 |
127874 |
0 |
0 |
T24 |
1 |
14 |
0 |
0 |
T25 |
0 |
23346 |
0 |
0 |
T26 |
0 |
75158 |
0 |
0 |
T27 |
0 |
42949 |
0 |
0 |
T28 |
0 |
56675 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
100069799 |
100068185 |
0 |
0 |
T1 |
34610 |
34609 |
0 |
0 |
T2 |
19113 |
19112 |
0 |
0 |
T3 |
16387 |
16386 |
0 |
0 |
T4 |
34477 |
34476 |
0 |
0 |
T5 |
33478 |
33477 |
0 |
0 |
T6 |
40072 |
40070 |
0 |
0 |
T7 |
4 |
3 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
7111 |
7110 |
0 |
0 |
T10 |
27695 |
27694 |
0 |
0 |
T11 |
4941 |
4940 |
0 |
0 |
T12 |
35426 |
35425 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
79770802 |
79769995 |
0 |
0 |
selKnown1 |
100068887 |
100068080 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
79770802 |
79769995 |
0 |
0 |
T4 |
51012 |
51011 |
0 |
0 |
T5 |
59911 |
59910 |
0 |
0 |
T6 |
59502 |
59501 |
0 |
0 |
T7 |
0 |
81317 |
0 |
0 |
T8 |
0 |
17439 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T21 |
0 |
127874 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
0 |
23346 |
0 |
0 |
T26 |
0 |
75158 |
0 |
0 |
T27 |
0 |
42949 |
0 |
0 |
T28 |
0 |
56675 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
100068887 |
100068080 |
0 |
0 |
T1 |
34610 |
34609 |
0 |
0 |
T2 |
19113 |
19112 |
0 |
0 |
T3 |
16387 |
16386 |
0 |
0 |
T4 |
34477 |
34476 |
0 |
0 |
T5 |
33478 |
33477 |
0 |
0 |
T6 |
40068 |
40067 |
0 |
0 |
T9 |
7111 |
7110 |
0 |
0 |
T10 |
27695 |
27694 |
0 |
0 |
T11 |
4941 |
4940 |
0 |
0 |
T12 |
35426 |
35425 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
53492 |
52685 |
0 |
0 |
selKnown1 |
912 |
105 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
53492 |
52685 |
0 |
0 |
T1 |
86 |
85 |
0 |
0 |
T2 |
63 |
62 |
0 |
0 |
T3 |
59 |
58 |
0 |
0 |
T4 |
16 |
15 |
0 |
0 |
T5 |
14 |
13 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T9 |
14 |
13 |
0 |
0 |
T10 |
60 |
59 |
0 |
0 |
T11 |
12 |
11 |
0 |
0 |
T12 |
53 |
52 |
0 |
0 |
T24 |
0 |
14 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
912 |
105 |
0 |
0 |
T6 |
4 |
3 |
0 |
0 |
T7 |
4 |
3 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |