Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
clk1_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
102162820 |
102161170 |
0 |
0 |
selKnown1 |
120965813 |
120964163 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102162820 |
102161170 |
0 |
0 |
T1 |
53 |
52 |
0 |
0 |
T2 |
74 |
73 |
0 |
0 |
T3 |
49254 |
49252 |
0 |
0 |
T4 |
427085 |
427083 |
0 |
0 |
T5 |
760982 |
760980 |
0 |
0 |
T8 |
607098 |
607096 |
0 |
0 |
T9 |
91 |
89 |
0 |
0 |
T10 |
12 |
10 |
0 |
0 |
T11 |
2 |
0 |
0 |
0 |
T12 |
73 |
71 |
0 |
0 |
T14 |
0 |
949198 |
0 |
0 |
T15 |
772186 |
772895 |
0 |
0 |
T16 |
0 |
601118 |
0 |
0 |
T17 |
1 |
13 |
0 |
0 |
T19 |
0 |
209378 |
0 |
0 |
T20 |
0 |
179526 |
0 |
0 |
T21 |
0 |
67577 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
120965813 |
120964163 |
0 |
0 |
T1 |
25180 |
25179 |
0 |
0 |
T2 |
30663 |
30662 |
0 |
0 |
T3 |
30459 |
30457 |
0 |
0 |
T4 |
747105 |
747103 |
0 |
0 |
T5 |
984285 |
984283 |
0 |
0 |
T6 |
0 |
4 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
560169 |
560167 |
0 |
0 |
T9 |
27053 |
27051 |
0 |
0 |
T10 |
5746 |
5744 |
0 |
0 |
T11 |
1059 |
1057 |
0 |
0 |
T12 |
19501 |
19499 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
102096600 |
102095775 |
0 |
0 |
selKnown1 |
120964855 |
120964030 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
102096600 |
102095775 |
0 |
0 |
T3 |
49253 |
49252 |
0 |
0 |
T4 |
426781 |
426780 |
0 |
0 |
T5 |
760529 |
760528 |
0 |
0 |
T8 |
606835 |
606834 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T14 |
0 |
949198 |
0 |
0 |
T15 |
772186 |
772185 |
0 |
0 |
T16 |
0 |
601118 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T19 |
0 |
209378 |
0 |
0 |
T20 |
0 |
179526 |
0 |
0 |
T21 |
0 |
67577 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
120964855 |
120964030 |
0 |
0 |
T1 |
25180 |
25179 |
0 |
0 |
T2 |
30663 |
30662 |
0 |
0 |
T3 |
30454 |
30453 |
0 |
0 |
T4 |
747104 |
747103 |
0 |
0 |
T5 |
984284 |
984283 |
0 |
0 |
T8 |
560168 |
560167 |
0 |
0 |
T9 |
27052 |
27051 |
0 |
0 |
T10 |
5745 |
5744 |
0 |
0 |
T11 |
1058 |
1057 |
0 |
0 |
T12 |
19500 |
19499 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
66220 |
65395 |
0 |
0 |
selKnown1 |
958 |
133 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
66220 |
65395 |
0 |
0 |
T1 |
53 |
52 |
0 |
0 |
T2 |
74 |
73 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
304 |
303 |
0 |
0 |
T5 |
453 |
452 |
0 |
0 |
T8 |
263 |
262 |
0 |
0 |
T9 |
90 |
89 |
0 |
0 |
T10 |
11 |
10 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
72 |
71 |
0 |
0 |
T15 |
0 |
710 |
0 |
0 |
T17 |
0 |
13 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
958 |
133 |
0 |
0 |
T3 |
5 |
4 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
0 |
4 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |