Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
clk1_i |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
89806460 |
89804826 |
0 |
0 |
selKnown1 |
113271159 |
113269525 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
89806460 |
89804826 |
0 |
0 |
T1 |
106111 |
106109 |
0 |
0 |
T2 |
11137 |
11135 |
0 |
0 |
T3 |
16 |
14 |
0 |
0 |
T4 |
10568 |
10566 |
0 |
0 |
T5 |
0 |
29815 |
0 |
0 |
T9 |
14 |
12 |
0 |
0 |
T10 |
7 |
5 |
0 |
0 |
T11 |
2 |
0 |
0 |
0 |
T12 |
2 |
0 |
0 |
0 |
T13 |
9 |
7 |
0 |
0 |
T14 |
11 |
9 |
0 |
0 |
T15 |
0 |
51 |
0 |
0 |
T18 |
0 |
86 |
0 |
0 |
T19 |
0 |
348762 |
0 |
0 |
T21 |
0 |
90 |
0 |
0 |
T22 |
0 |
585520 |
0 |
0 |
T24 |
0 |
330459 |
0 |
0 |
T25 |
0 |
184946 |
0 |
0 |
T26 |
0 |
77101 |
0 |
0 |
T27 |
0 |
383650 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113271159 |
113269525 |
0 |
0 |
T1 |
92330 |
92329 |
0 |
0 |
T2 |
7266 |
7265 |
0 |
0 |
T3 |
11935 |
11934 |
0 |
0 |
T4 |
5164 |
5163 |
0 |
0 |
T5 |
3 |
2 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
5180 |
5179 |
0 |
0 |
T10 |
23119 |
23118 |
0 |
0 |
T11 |
1431 |
1430 |
0 |
0 |
T12 |
683 |
682 |
0 |
0 |
T13 |
3355 |
3354 |
0 |
0 |
T14 |
2577 |
2576 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
5 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
3 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
89749921 |
89749104 |
0 |
0 |
selKnown1 |
113270239 |
113269422 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
89749921 |
89749104 |
0 |
0 |
T1 |
106104 |
106103 |
0 |
0 |
T2 |
11134 |
11133 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
10567 |
10566 |
0 |
0 |
T5 |
0 |
29815 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T19 |
0 |
348762 |
0 |
0 |
T22 |
0 |
585520 |
0 |
0 |
T24 |
0 |
330459 |
0 |
0 |
T25 |
0 |
184946 |
0 |
0 |
T26 |
0 |
77101 |
0 |
0 |
T27 |
0 |
383650 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113270239 |
113269422 |
0 |
0 |
T1 |
92330 |
92329 |
0 |
0 |
T2 |
7266 |
7265 |
0 |
0 |
T3 |
11935 |
11934 |
0 |
0 |
T4 |
5164 |
5163 |
0 |
0 |
T9 |
5180 |
5179 |
0 |
0 |
T10 |
23119 |
23118 |
0 |
0 |
T11 |
1431 |
1430 |
0 |
0 |
T12 |
683 |
682 |
0 |
0 |
T13 |
3355 |
3354 |
0 |
0 |
T14 |
2577 |
2576 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
56539 |
55722 |
0 |
0 |
selKnown1 |
920 |
103 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
56539 |
55722 |
0 |
0 |
T1 |
7 |
6 |
0 |
0 |
T2 |
3 |
2 |
0 |
0 |
T3 |
15 |
14 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T9 |
13 |
12 |
0 |
0 |
T10 |
6 |
5 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
8 |
7 |
0 |
0 |
T14 |
10 |
9 |
0 |
0 |
T15 |
0 |
51 |
0 |
0 |
T18 |
0 |
86 |
0 |
0 |
T21 |
0 |
90 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
920 |
103 |
0 |
0 |
T5 |
3 |
2 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T28 |
0 |
3 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
5 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
3 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |