Line Coverage for Module : 
prim_generic_clock_mux2
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Module : 
prim_generic_clock_mux2
 | Total | Covered | Percent | 
| Conditions | 9 | 5 | 55.56 | 
| Logical | 9 | 5 | 55.56 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Toggle Coverage for Module : 
prim_generic_clock_mux2
 | Total | Covered | Percent | 
| Totals | 
4 | 
3 | 
75.00  | 
| Total Bits | 
8 | 
6 | 
75.00  | 
| Total Bits 0->1 | 
4 | 
3 | 
75.00  | 
| Total Bits 1->0 | 
4 | 
3 | 
75.00  | 
 |  |  |  | 
| Ports | 
4 | 
3 | 
75.00  | 
| Port Bits | 
8 | 
6 | 
75.00  | 
| Port Bits 0->1 | 
4 | 
3 | 
75.00  | 
| Port Bits 1->0 | 
4 | 
3 | 
75.00  | 
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk0_i | 
Yes | 
Yes | 
T2,T4,T5 | 
Yes | 
T2,T4,T5 | 
INPUT | 
| clk1_i | 
Yes | 
Yes | 
T2,T4,T5 | 
Yes | 
T2,T4,T5 | 
INPUT | 
| sel_i | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| clk_o | 
Yes | 
Yes | 
T2,T4,T5 | 
Yes | 
T2,T4,T5 | 
OUTPUT | 
Assert Coverage for Module : 
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
97527141 | 
97525499 | 
0 | 
0 | 
| 
selKnown1 | 
129572260 | 
129570618 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
97527141 | 
97525499 | 
0 | 
0 | 
| T1 | 
53 | 
52 | 
0 | 
0 | 
| T2 | 
236389 | 
236387 | 
0 | 
0 | 
| T3 | 
70 | 
68 | 
0 | 
0 | 
| T4 | 
153644 | 
153642 | 
0 | 
0 | 
| T5 | 
17242 | 
17240 | 
0 | 
0 | 
| T6 | 
62816 | 
62814 | 
0 | 
0 | 
| T8 | 
43459 | 
43457 | 
0 | 
0 | 
| T9 | 
84 | 
82 | 
0 | 
0 | 
| T10 | 
68 | 
66 | 
0 | 
0 | 
| T11 | 
86 | 
84 | 
0 | 
0 | 
| T17 | 
0 | 
62231 | 
0 | 
0 | 
| T18 | 
1 | 
6 | 
0 | 
0 | 
| T19 | 
0 | 
92 | 
0 | 
0 | 
| T20 | 
0 | 
63566 | 
0 | 
0 | 
| T21 | 
0 | 
48932 | 
0 | 
0 | 
| T22 | 
0 | 
214904 | 
0 | 
0 | 
| T23 | 
0 | 
66972 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
129572260 | 
129570618 | 
0 | 
0 | 
| T1 | 
16772 | 
16771 | 
0 | 
0 | 
| T2 | 
187783 | 
187782 | 
0 | 
0 | 
| T3 | 
93399 | 
93398 | 
0 | 
0 | 
| T4 | 
152905 | 
152904 | 
0 | 
0 | 
| T5 | 
14989 | 
14987 | 
0 | 
0 | 
| T6 | 
36266 | 
36264 | 
0 | 
0 | 
| T7 | 
0 | 
3 | 
0 | 
0 | 
| T8 | 
35302 | 
35300 | 
0 | 
0 | 
| T9 | 
28395 | 
28393 | 
0 | 
0 | 
| T10 | 
20570 | 
20568 | 
0 | 
0 | 
| T11 | 
42272 | 
42270 | 
0 | 
0 | 
| T17 | 
1 | 
0 | 
0 | 
0 | 
| T18 | 
1 | 
0 | 
0 | 
0 | 
| T19 | 
1 | 
0 | 
0 | 
0 | 
| T20 | 
1 | 
0 | 
0 | 
0 | 
| T24 | 
0 | 
5 | 
0 | 
0 | 
| T25 | 
0 | 
4 | 
0 | 
0 | 
| T26 | 
0 | 
2 | 
0 | 
0 | 
| T27 | 
0 | 
2 | 
0 | 
0 | 
| T28 | 
0 | 
4 | 
0 | 
0 | 
| T29 | 
0 | 
5 | 
0 | 
0 | 
| T30 | 
0 | 
2 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 5 | 55.56 | 
| Logical | 9 | 5 | 55.56 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T2,T4,T5 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T2,T4,T5 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
97465317 | 
97464496 | 
0 | 
0 | 
| 
selKnown1 | 
129571317 | 
129570496 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
97465317 | 
97464496 | 
0 | 
0 | 
| T2 | 
236312 | 
236311 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
153584 | 
153583 | 
0 | 
0 | 
| T5 | 
17241 | 
17240 | 
0 | 
0 | 
| T6 | 
62815 | 
62814 | 
0 | 
0 | 
| T8 | 
43445 | 
43444 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
1 | 
0 | 
0 | 
0 | 
| T17 | 
0 | 
62231 | 
0 | 
0 | 
| T18 | 
1 | 
0 | 
0 | 
0 | 
| T20 | 
0 | 
63566 | 
0 | 
0 | 
| T21 | 
0 | 
48932 | 
0 | 
0 | 
| T22 | 
0 | 
214904 | 
0 | 
0 | 
| T23 | 
0 | 
66972 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
129571317 | 
129570496 | 
0 | 
0 | 
| T1 | 
16772 | 
16771 | 
0 | 
0 | 
| T2 | 
187783 | 
187782 | 
0 | 
0 | 
| T3 | 
93399 | 
93398 | 
0 | 
0 | 
| T4 | 
152905 | 
152904 | 
0 | 
0 | 
| T5 | 
14986 | 
14985 | 
0 | 
0 | 
| T6 | 
36261 | 
36260 | 
0 | 
0 | 
| T8 | 
35301 | 
35300 | 
0 | 
0 | 
| T9 | 
28394 | 
28393 | 
0 | 
0 | 
| T10 | 
20569 | 
20568 | 
0 | 
0 | 
| T11 | 
42271 | 
42270 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 5 | 55.56 | 
| Logical | 9 | 5 | 55.56 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
61824 | 
61003 | 
0 | 
0 | 
| 
selKnown1 | 
943 | 
122 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
61824 | 
61003 | 
0 | 
0 | 
| T1 | 
53 | 
52 | 
0 | 
0 | 
| T2 | 
77 | 
76 | 
0 | 
0 | 
| T3 | 
69 | 
68 | 
0 | 
0 | 
| T4 | 
60 | 
59 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
1 | 
0 | 
0 | 
0 | 
| T8 | 
14 | 
13 | 
0 | 
0 | 
| T9 | 
83 | 
82 | 
0 | 
0 | 
| T10 | 
67 | 
66 | 
0 | 
0 | 
| T11 | 
85 | 
84 | 
0 | 
0 | 
| T18 | 
0 | 
6 | 
0 | 
0 | 
| T19 | 
0 | 
92 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
943 | 
122 | 
0 | 
0 | 
| T5 | 
3 | 
2 | 
0 | 
0 | 
| T6 | 
5 | 
4 | 
0 | 
0 | 
| T7 | 
0 | 
3 | 
0 | 
0 | 
| T8 | 
1 | 
0 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
1 | 
0 | 
0 | 
0 | 
| T11 | 
1 | 
0 | 
0 | 
0 | 
| T17 | 
1 | 
0 | 
0 | 
0 | 
| T18 | 
1 | 
0 | 
0 | 
0 | 
| T19 | 
1 | 
0 | 
0 | 
0 | 
| T20 | 
1 | 
0 | 
0 | 
0 | 
| T24 | 
0 | 
5 | 
0 | 
0 | 
| T25 | 
0 | 
4 | 
0 | 
0 | 
| T26 | 
0 | 
2 | 
0 | 
0 | 
| T27 | 
0 | 
2 | 
0 | 
0 | 
| T28 | 
0 | 
4 | 
0 | 
0 | 
| T29 | 
0 | 
5 | 
0 | 
0 | 
| T30 | 
0 | 
2 | 
0 | 
0 |