Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
clk1_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
81497554 |
81495922 |
0 |
0 |
selKnown1 |
101093354 |
101091722 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81497554 |
81495922 |
0 |
0 |
T2 |
17 |
16 |
0 |
0 |
T3 |
84 |
83 |
0 |
0 |
T4 |
81 |
79 |
0 |
0 |
T5 |
152445 |
152443 |
0 |
0 |
T6 |
0 |
41911 |
0 |
0 |
T7 |
0 |
41553 |
0 |
0 |
T8 |
0 |
35385 |
0 |
0 |
T10 |
0 |
67368 |
0 |
0 |
T11 |
76 |
74 |
0 |
0 |
T12 |
2 |
0 |
0 |
0 |
T13 |
86 |
84 |
0 |
0 |
T14 |
21 |
19 |
0 |
0 |
T15 |
2 |
0 |
0 |
0 |
T17 |
0 |
236891 |
0 |
0 |
T23 |
1 |
55 |
0 |
0 |
T25 |
80 |
78 |
0 |
0 |
T26 |
1 |
65 |
0 |
0 |
T27 |
0 |
69307 |
0 |
0 |
T28 |
0 |
335391 |
0 |
0 |
T29 |
0 |
31667 |
0 |
0 |
T30 |
0 |
45122 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101093354 |
101091722 |
0 |
0 |
T1 |
2202 |
2201 |
0 |
0 |
T2 |
4678 |
4677 |
0 |
0 |
T3 |
32182 |
32181 |
0 |
0 |
T4 |
61282 |
61281 |
0 |
0 |
T5 |
234235 |
234234 |
0 |
0 |
T7 |
5 |
4 |
0 |
0 |
T8 |
3 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
44939 |
44938 |
0 |
0 |
T12 |
821 |
820 |
0 |
0 |
T13 |
34090 |
34089 |
0 |
0 |
T14 |
9018 |
9017 |
0 |
0 |
T15 |
852 |
851 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T36 |
0 |
5 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T42 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T6,T7 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
81440699 |
81439883 |
0 |
0 |
selKnown1 |
101092412 |
101091596 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81440699 |
81439883 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
152444 |
152443 |
0 |
0 |
T6 |
0 |
41898 |
0 |
0 |
T7 |
0 |
41553 |
0 |
0 |
T8 |
0 |
35385 |
0 |
0 |
T10 |
0 |
67368 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T17 |
0 |
236891 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
0 |
69307 |
0 |
0 |
T28 |
0 |
335391 |
0 |
0 |
T29 |
0 |
31667 |
0 |
0 |
T30 |
0 |
45122 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101092412 |
101091596 |
0 |
0 |
T1 |
2202 |
2201 |
0 |
0 |
T2 |
4678 |
4677 |
0 |
0 |
T3 |
32182 |
32181 |
0 |
0 |
T4 |
61282 |
61281 |
0 |
0 |
T5 |
234235 |
234234 |
0 |
0 |
T11 |
44939 |
44938 |
0 |
0 |
T12 |
821 |
820 |
0 |
0 |
T13 |
34090 |
34089 |
0 |
0 |
T14 |
9018 |
9017 |
0 |
0 |
T15 |
852 |
851 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
56855 |
56039 |
0 |
0 |
selKnown1 |
942 |
126 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
56855 |
56039 |
0 |
0 |
T2 |
17 |
16 |
0 |
0 |
T3 |
84 |
83 |
0 |
0 |
T4 |
80 |
79 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
0 |
13 |
0 |
0 |
T11 |
75 |
74 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
85 |
84 |
0 |
0 |
T14 |
20 |
19 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T23 |
0 |
55 |
0 |
0 |
T25 |
79 |
78 |
0 |
0 |
T26 |
0 |
65 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
942 |
126 |
0 |
0 |
T7 |
5 |
4 |
0 |
0 |
T8 |
3 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T36 |
0 |
5 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T42 |
1 |
0 |
0 |
0 |