Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T1,T5,T6 |
Yes |
T1,T5,T6 |
INPUT |
clk1_i |
Yes |
Yes |
T1,T5,T6 |
Yes |
T1,T5,T6 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T1,T5,T6 |
Yes |
T1,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
82390866 |
82389228 |
0 |
0 |
selKnown1 |
112426307 |
112424669 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
82390866 |
82389228 |
0 |
0 |
T1 |
21050 |
21049 |
0 |
0 |
T2 |
10 |
8 |
0 |
0 |
T3 |
17 |
15 |
0 |
0 |
T4 |
10 |
8 |
0 |
0 |
T5 |
178542 |
178540 |
0 |
0 |
T6 |
0 |
15685 |
0 |
0 |
T7 |
0 |
28469 |
0 |
0 |
T8 |
0 |
36043 |
0 |
0 |
T9 |
60 |
58 |
0 |
0 |
T10 |
10 |
8 |
0 |
0 |
T11 |
86 |
84 |
0 |
0 |
T12 |
63 |
61 |
0 |
0 |
T13 |
94 |
92 |
0 |
0 |
T22 |
0 |
89 |
0 |
0 |
T23 |
0 |
104390 |
0 |
0 |
T24 |
0 |
299282 |
0 |
0 |
T25 |
0 |
85144 |
0 |
0 |
T26 |
0 |
250507 |
0 |
0 |
T27 |
0 |
337367 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112426307 |
112424669 |
0 |
0 |
T1 |
19049 |
19047 |
0 |
0 |
T2 |
4594 |
4592 |
0 |
0 |
T3 |
10497 |
10495 |
0 |
0 |
T4 |
4341 |
4339 |
0 |
0 |
T5 |
177563 |
177561 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
28163 |
28161 |
0 |
0 |
T10 |
2898 |
2896 |
0 |
0 |
T11 |
34260 |
34258 |
0 |
0 |
T12 |
20543 |
20541 |
0 |
0 |
T13 |
70154 |
70152 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T30 |
0 |
3 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
3 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
82333519 |
82332700 |
0 |
0 |
selKnown1 |
112425380 |
112424561 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
82333519 |
82332700 |
0 |
0 |
T1 |
21050 |
21049 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
178483 |
178482 |
0 |
0 |
T6 |
0 |
15685 |
0 |
0 |
T7 |
0 |
28469 |
0 |
0 |
T8 |
0 |
36043 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T23 |
0 |
104390 |
0 |
0 |
T24 |
0 |
299282 |
0 |
0 |
T25 |
0 |
85144 |
0 |
0 |
T26 |
0 |
250507 |
0 |
0 |
T27 |
0 |
337367 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
112425380 |
112424561 |
0 |
0 |
T1 |
19047 |
19046 |
0 |
0 |
T2 |
4593 |
4592 |
0 |
0 |
T3 |
10496 |
10495 |
0 |
0 |
T4 |
4340 |
4339 |
0 |
0 |
T5 |
177562 |
177561 |
0 |
0 |
T9 |
28162 |
28161 |
0 |
0 |
T10 |
2897 |
2896 |
0 |
0 |
T11 |
34259 |
34258 |
0 |
0 |
T12 |
20542 |
20541 |
0 |
0 |
T13 |
70153 |
70152 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
57347 |
56528 |
0 |
0 |
selKnown1 |
927 |
108 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
57347 |
56528 |
0 |
0 |
T2 |
9 |
8 |
0 |
0 |
T3 |
16 |
15 |
0 |
0 |
T4 |
9 |
8 |
0 |
0 |
T5 |
59 |
58 |
0 |
0 |
T9 |
59 |
58 |
0 |
0 |
T10 |
9 |
8 |
0 |
0 |
T11 |
85 |
84 |
0 |
0 |
T12 |
62 |
61 |
0 |
0 |
T13 |
93 |
92 |
0 |
0 |
T22 |
0 |
89 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
927 |
108 |
0 |
0 |
T1 |
2 |
1 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T30 |
0 |
3 |
0 |
0 |
T31 |
0 |
5 |
0 |
0 |
T32 |
0 |
4 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
3 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |