Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
| clk1_i |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
90657445 |
90655805 |
0 |
0 |
|
selKnown1 |
108934252 |
108932612 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
90657445 |
90655805 |
0 |
0 |
| T2 |
515741 |
515739 |
0 |
0 |
| T3 |
80 |
78 |
0 |
0 |
| T4 |
63227 |
63225 |
0 |
0 |
| T5 |
167707 |
167705 |
0 |
0 |
| T6 |
72416 |
72414 |
0 |
0 |
| T7 |
0 |
16486 |
0 |
0 |
| T8 |
0 |
31866 |
0 |
0 |
| T10 |
90 |
88 |
0 |
0 |
| T11 |
71 |
69 |
0 |
0 |
| T12 |
2 |
0 |
0 |
0 |
| T13 |
17 |
15 |
0 |
0 |
| T14 |
0 |
125241 |
0 |
0 |
| T15 |
0 |
467449 |
0 |
0 |
| T19 |
72 |
70 |
0 |
0 |
| T20 |
0 |
99 |
0 |
0 |
| T23 |
0 |
69072 |
0 |
0 |
| T24 |
0 |
380045 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
108934252 |
108932612 |
0 |
0 |
| T1 |
1196 |
1195 |
0 |
0 |
| T2 |
417266 |
417265 |
0 |
0 |
| T3 |
41888 |
41887 |
0 |
0 |
| T4 |
34159 |
34158 |
0 |
0 |
| T5 |
124738 |
124737 |
0 |
0 |
| T6 |
58005 |
58003 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T9 |
0 |
5 |
0 |
0 |
| T10 |
35657 |
35656 |
0 |
0 |
| T11 |
23747 |
23746 |
0 |
0 |
| T12 |
1400 |
1398 |
0 |
0 |
| T13 |
7775 |
7773 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T25 |
0 |
1 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T28 |
0 |
2 |
0 |
0 |
| T29 |
0 |
4 |
0 |
0 |
| T30 |
0 |
2 |
0 |
0 |
| T31 |
0 |
5 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T4,T5 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T2,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
90598556 |
90597736 |
0 |
0 |
|
selKnown1 |
108933318 |
108932498 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
90598556 |
90597736 |
0 |
0 |
| T2 |
515596 |
515595 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
63211 |
63210 |
0 |
0 |
| T5 |
167643 |
167642 |
0 |
0 |
| T6 |
72415 |
72414 |
0 |
0 |
| T7 |
0 |
16486 |
0 |
0 |
| T8 |
0 |
31866 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
0 |
125241 |
0 |
0 |
| T15 |
0 |
467449 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T23 |
0 |
69060 |
0 |
0 |
| T24 |
0 |
380045 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
108933318 |
108932498 |
0 |
0 |
| T1 |
1196 |
1195 |
0 |
0 |
| T2 |
417266 |
417265 |
0 |
0 |
| T3 |
41888 |
41887 |
0 |
0 |
| T4 |
34159 |
34158 |
0 |
0 |
| T5 |
124738 |
124737 |
0 |
0 |
| T6 |
57999 |
57998 |
0 |
0 |
| T10 |
35657 |
35656 |
0 |
0 |
| T11 |
23747 |
23746 |
0 |
0 |
| T12 |
1399 |
1398 |
0 |
0 |
| T13 |
7774 |
7773 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
58889 |
58069 |
0 |
0 |
|
selKnown1 |
934 |
114 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
58889 |
58069 |
0 |
0 |
| T2 |
145 |
144 |
0 |
0 |
| T3 |
79 |
78 |
0 |
0 |
| T4 |
16 |
15 |
0 |
0 |
| T5 |
64 |
63 |
0 |
0 |
| T6 |
1 |
0 |
0 |
0 |
| T10 |
89 |
88 |
0 |
0 |
| T11 |
70 |
69 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
16 |
15 |
0 |
0 |
| T19 |
71 |
70 |
0 |
0 |
| T20 |
0 |
99 |
0 |
0 |
| T23 |
0 |
12 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
934 |
114 |
0 |
0 |
| T6 |
6 |
5 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T9 |
0 |
5 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T23 |
1 |
0 |
0 |
0 |
| T25 |
0 |
1 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T28 |
0 |
2 |
0 |
0 |
| T29 |
0 |
4 |
0 |
0 |
| T30 |
0 |
2 |
0 |
0 |
| T31 |
0 |
5 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |