Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
| clk1_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
76799615 |
76797981 |
0 |
0 |
|
selKnown1 |
95461465 |
95459831 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
76799615 |
76797981 |
0 |
0 |
| T1 |
14 |
13 |
0 |
0 |
| T2 |
84 |
83 |
0 |
0 |
| T3 |
10 |
9 |
0 |
0 |
| T4 |
182030 |
182028 |
0 |
0 |
| T5 |
25323 |
25321 |
0 |
0 |
| T6 |
230510 |
230509 |
0 |
0 |
| T7 |
0 |
78851 |
0 |
0 |
| T11 |
92 |
91 |
0 |
0 |
| T12 |
72 |
71 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
60 |
59 |
0 |
0 |
| T15 |
11 |
9 |
0 |
0 |
| T18 |
1 |
65 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T20 |
0 |
366798 |
0 |
0 |
| T21 |
260872 |
260871 |
0 |
0 |
| T22 |
0 |
73798 |
0 |
0 |
| T23 |
0 |
240513 |
0 |
0 |
| T24 |
0 |
55735 |
0 |
0 |
| T25 |
0 |
47383 |
0 |
0 |
| T26 |
1 |
0 |
0 |
0 |
| T27 |
1 |
0 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95461465 |
95459831 |
0 |
0 |
| T1 |
6408 |
6407 |
0 |
0 |
| T2 |
26772 |
26771 |
0 |
0 |
| T3 |
3644 |
3643 |
0 |
0 |
| T4 |
327509 |
327508 |
0 |
0 |
| T5 |
106122 |
106121 |
0 |
0 |
| T8 |
3 |
2 |
0 |
0 |
| T9 |
5 |
4 |
0 |
0 |
| T10 |
6 |
5 |
0 |
0 |
| T11 |
44023 |
44022 |
0 |
0 |
| T12 |
18787 |
18786 |
0 |
0 |
| T13 |
1702 |
1701 |
0 |
0 |
| T14 |
21797 |
21796 |
0 |
0 |
| T15 |
39182 |
39181 |
0 |
0 |
| T29 |
0 |
3 |
0 |
0 |
| T30 |
0 |
2 |
0 |
0 |
| T31 |
0 |
2 |
0 |
0 |
| T32 |
0 |
4 |
0 |
0 |
| T33 |
0 |
3 |
0 |
0 |
| T34 |
0 |
2 |
0 |
0 |
| T35 |
0 |
2 |
0 |
0 |
| T36 |
1 |
0 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |
| T39 |
1 |
0 |
0 |
0 |
| T40 |
1 |
0 |
0 |
0 |
| T41 |
1 |
0 |
0 |
0 |
| T42 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
76745521 |
76744704 |
0 |
0 |
|
selKnown1 |
95460522 |
95459705 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
76745521 |
76744704 |
0 |
0 |
| T4 |
181971 |
181970 |
0 |
0 |
| T5 |
25164 |
25163 |
0 |
0 |
| T6 |
230510 |
230509 |
0 |
0 |
| T7 |
0 |
78851 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T18 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T20 |
0 |
366798 |
0 |
0 |
| T21 |
260872 |
260871 |
0 |
0 |
| T22 |
0 |
73798 |
0 |
0 |
| T23 |
0 |
240513 |
0 |
0 |
| T24 |
0 |
55735 |
0 |
0 |
| T25 |
0 |
47383 |
0 |
0 |
| T26 |
1 |
0 |
0 |
0 |
| T27 |
1 |
0 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
95460522 |
95459705 |
0 |
0 |
| T1 |
6408 |
6407 |
0 |
0 |
| T2 |
26772 |
26771 |
0 |
0 |
| T3 |
3644 |
3643 |
0 |
0 |
| T4 |
327509 |
327508 |
0 |
0 |
| T5 |
106122 |
106121 |
0 |
0 |
| T11 |
44023 |
44022 |
0 |
0 |
| T12 |
18787 |
18786 |
0 |
0 |
| T13 |
1702 |
1701 |
0 |
0 |
| T14 |
21797 |
21796 |
0 |
0 |
| T15 |
39182 |
39181 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
54094 |
53277 |
0 |
0 |
|
selKnown1 |
943 |
126 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
54094 |
53277 |
0 |
0 |
| T1 |
14 |
13 |
0 |
0 |
| T2 |
84 |
83 |
0 |
0 |
| T3 |
10 |
9 |
0 |
0 |
| T4 |
59 |
58 |
0 |
0 |
| T5 |
159 |
158 |
0 |
0 |
| T11 |
92 |
91 |
0 |
0 |
| T12 |
72 |
71 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
60 |
59 |
0 |
0 |
| T15 |
10 |
9 |
0 |
0 |
| T18 |
0 |
65 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
943 |
126 |
0 |
0 |
| T8 |
3 |
2 |
0 |
0 |
| T9 |
5 |
4 |
0 |
0 |
| T10 |
6 |
5 |
0 |
0 |
| T29 |
0 |
3 |
0 |
0 |
| T30 |
0 |
2 |
0 |
0 |
| T31 |
0 |
2 |
0 |
0 |
| T32 |
0 |
4 |
0 |
0 |
| T33 |
0 |
3 |
0 |
0 |
| T34 |
0 |
2 |
0 |
0 |
| T35 |
0 |
2 |
0 |
0 |
| T36 |
1 |
0 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |
| T39 |
1 |
0 |
0 |
0 |
| T40 |
1 |
0 |
0 |
0 |
| T41 |
1 |
0 |
0 |
0 |
| T42 |
1 |
0 |
0 |
0 |