Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_dmi_jtag.i_dmi_jtag_tap.i_tck_inv.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
75.00 75.00 gen_scan.i_dft_tck_mux


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.u_rst_mux.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
75.00 75.00 u_rst_mux


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_clock_mux2


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_rst_n_mux2


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_clock_mux2
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Module : prim_generic_clock_mux2
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Toggle Coverage for Module : prim_generic_clock_mux2
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T1,T3,T4 Yes T1,T3,T4 INPUT
clk1_i Yes Yes T1,T3,T4 Yes T1,T3,T4 INPUT
sel_i No No No INPUT
clk_o Yes Yes T1,T3,T4 Yes T1,T3,T4 OUTPUT


Assert Coverage for Module : prim_generic_clock_mux2
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 87271209 87269575 0 0
selKnown1 106549108 106547474 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 87271209 87269575 0 0
T1 23850 23848 0 0
T2 75 73 0 0
T3 17586 17584 0 0
T4 16899 16897 0 0
T5 0 36933 0 0
T6 0 14009 0 0
T9 77 75 0 0
T10 102 100 0 0
T11 12 10 0 0
T12 164240 164238 0 0
T13 78 76 0 0
T14 101 99 0 0
T16 0 454123 0 0
T17 0 151678 0 0
T19 0 82 0 0
T24 0 14175 0 0
T25 0 51757 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 106549108 106547474 0 0
T1 18912 18911 0 0
T2 38370 38369 0 0
T3 14181 14180 0 0
T4 11583 11582 0 0
T5 3 2 0 0
T7 0 2 0 0
T8 0 1 0 0
T9 25043 25042 0 0
T10 39374 39373 0 0
T11 7833 7832 0 0
T12 152187 152186 0 0
T13 29739 29738 0 0
T14 35415 35414 0 0
T15 1 0 0 0
T19 1 0 0 0
T20 1 0 0 0
T21 1 0 0 0
T22 1 0 0 0
T23 1 0 0 0
T24 1 0 0 0
T26 0 2 0 0
T27 0 4 0 0
T28 0 2 0 0
T29 0 1 0 0
T30 0 4 0 0
T31 0 3 0 0
T32 0 2 0 0
T33 1 0 0 0
T34 1 0 0 0

Toggle Coverage for Instance : tb.dut.u_dmi_jtag.i_dmi_jtag_tap.i_tck_inv.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T1,T3,T4 Yes T1,T3,T4 INPUT
clk1_i Yes Yes T1,T3,T4 Yes T1,T3,T4 INPUT
sel_i No No No INPUT
clk_o Yes Yes T1,T3,T4 Yes T1,T3,T4 OUTPUT

Toggle Coverage for Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.u_rst_mux.gen_generic.u_impl_generic
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T1,T3,T4 Yes T1,T3,T4 INPUT
clk1_i Yes Yes T3,T5,T6 Yes T5,T7,T8 INPUT
sel_i No No No INPUT
clk_o Yes Yes T1,T3,T4 Yes T1,T3,T4 OUTPUT

Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T3,T4
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T3,T4
11CoveredT1,T2,T3

Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 87214276 87213459 0 0
selKnown1 106548166 106547349 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 87214276 87213459 0 0
T1 23839 23838 0 0
T2 1 0 0 0
T3 17585 17584 0 0
T4 16894 16893 0 0
T5 0 36933 0 0
T6 0 14009 0 0
T9 1 0 0 0
T10 1 0 0 0
T11 1 0 0 0
T12 164172 164171 0 0
T13 1 0 0 0
T14 1 0 0 0
T16 0 454123 0 0
T17 0 151678 0 0
T24 0 14175 0 0
T25 0 51757 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 106548166 106547349 0 0
T1 18912 18911 0 0
T2 38370 38369 0 0
T3 14181 14180 0 0
T4 11583 11582 0 0
T9 25043 25042 0 0
T10 39374 39373 0 0
T11 7833 7832 0 0
T12 152187 152186 0 0
T13 29739 29738 0 0
T14 35415 35414 0 0

Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 56933 56116 0 0
selKnown1 942 125 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 56933 56116 0 0
T1 11 10 0 0
T2 74 73 0 0
T3 1 0 0 0
T4 5 4 0 0
T9 76 75 0 0
T10 101 100 0 0
T11 11 10 0 0
T12 68 67 0 0
T13 77 76 0 0
T14 100 99 0 0
T19 0 82 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 942 125 0 0
T5 3 2 0 0
T7 0 2 0 0
T8 0 1 0 0
T15 1 0 0 0
T19 1 0 0 0
T20 1 0 0 0
T21 1 0 0 0
T22 1 0 0 0
T23 1 0 0 0
T24 1 0 0 0
T26 0 2 0 0
T27 0 4 0 0
T28 0 2 0 0
T29 0 1 0 0
T30 0 4 0 0
T31 0 3 0 0
T32 0 2 0 0
T33 1 0 0 0
T34 1 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%