Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_dmi_jtag.i_dmi_jtag_tap.i_tck_inv.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
75.00 75.00 gen_scan.i_dft_tck_mux


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.u_rst_mux.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
75.00 75.00 u_rst_mux


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_clock_mux2


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_rst_n_mux2


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_clock_mux2
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Module : prim_generic_clock_mux2
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Toggle Coverage for Module : prim_generic_clock_mux2
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T1,T2,T6 Yes T1,T2,T6 INPUT
clk1_i Yes Yes T1,T2,T6 Yes T1,T2,T6 INPUT
sel_i No No No INPUT
clk_o Yes Yes T1,T2,T6 Yes T1,T2,T6 OUTPUT


Assert Coverage for Module : prim_generic_clock_mux2
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 88118355 88116721 0 0
selKnown1 103092917 103091283 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 88118355 88116721 0 0
T1 374583 374581 0 0
T2 44195 44193 0 0
T3 2 0 0 0
T4 70 68 0 0
T5 76 74 0 0
T6 57643 57641 0 0
T7 0 16418 0 0
T8 0 39905 0 0
T9 38929 38927 0 0
T10 16 14 0 0
T11 17 15 0 0
T12 93 91 0 0
T14 0 297708 0 0
T16 0 12 0 0
T20 0 89 0 0
T21 0 1 0 0
T22 0 225462 0 0
T23 0 51618 0 0
T24 0 181647 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 103092917 103091283 0 0
T1 100551 100551 0 0
T2 44303 44301 0 0
T3 1920 1918 0 0
T4 19739 19737 0 0
T5 30113 30111 0 0
T6 51084 51082 0 0
T7 0 1 0 0
T8 0 1 0 0
T9 34331 34329 0 0
T10 5467 5465 0 0
T11 5741 5739 0 0
T12 37437 37435 0 0
T20 1 0 0 0
T25 0 3 0 0
T26 0 1 0 0
T27 0 3 0 0
T28 0 1 0 0
T29 0 3 0 0
T30 0 3 0 0
T31 0 5 0 0

Toggle Coverage for Instance : tb.dut.u_dmi_jtag.i_dmi_jtag_tap.i_tck_inv.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T1,T2,T6 Yes T1,T2,T6 INPUT
clk1_i Yes Yes T1,T2,T6 Yes T1,T2,T6 INPUT
sel_i No No No INPUT
clk_o Yes Yes T1,T2,T6 Yes T1,T2,T6 OUTPUT

Toggle Coverage for Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.u_rst_mux.gen_generic.u_impl_generic
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T1,T6,T9 Yes T1,T2,T6 INPUT
clk1_i Yes Yes T2,T7,T8 Yes T2,T7,T8 INPUT
sel_i No No No INPUT
clk_o Yes Yes T1,T6,T9 Yes T1,T2,T6 OUTPUT

Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T2,T6
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T6
11CoveredT1,T2,T3

Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 88062151 88061334 0 0
selKnown1 103091996 103091179 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 88062151 88061334 0 0
T1 374394 374393 0 0
T2 44194 44193 0 0
T3 1 0 0 0
T4 1 0 0 0
T5 1 0 0 0
T6 57630 57629 0 0
T7 0 16418 0 0
T8 0 39905 0 0
T9 38928 38927 0 0
T10 1 0 0 0
T11 1 0 0 0
T12 1 0 0 0
T14 0 297708 0 0
T22 0 225462 0 0
T23 0 51618 0 0
T24 0 181647 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 103091996 103091179 0 0
T1 100551 100551 0 0
T2 44301 44300 0 0
T3 1919 1918 0 0
T4 19738 19737 0 0
T5 30112 30111 0 0
T6 51083 51082 0 0
T9 34330 34329 0 0
T10 5466 5465 0 0
T11 5740 5739 0 0
T12 37436 37435 0 0

Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 56204 55387 0 0
selKnown1 921 104 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 56204 55387 0 0
T1 189 188 0 0
T2 1 0 0 0
T3 1 0 0 0
T4 69 68 0 0
T5 75 74 0 0
T6 13 12 0 0
T9 1 0 0 0
T10 15 14 0 0
T11 16 15 0 0
T12 92 91 0 0
T16 0 12 0 0
T20 0 89 0 0
T21 0 1 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 921 104 0 0
T2 2 1 0 0
T3 1 0 0 0
T4 1 0 0 0
T5 1 0 0 0
T6 1 0 0 0
T7 0 1 0 0
T8 0 1 0 0
T9 1 0 0 0
T10 1 0 0 0
T11 1 0 0 0
T12 1 0 0 0
T20 1 0 0 0
T25 0 3 0 0
T26 0 1 0 0
T27 0 3 0 0
T28 0 1 0 0
T29 0 3 0 0
T30 0 3 0 0
T31 0 5 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%