Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
clk1_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
96363260 |
96361612 |
0 |
0 |
selKnown1 |
122493425 |
122491777 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96363260 |
96361612 |
0 |
0 |
T1 |
15 |
14 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
11 |
10 |
0 |
0 |
T4 |
15839 |
15837 |
0 |
0 |
T5 |
19419 |
19417 |
0 |
0 |
T6 |
57187 |
57185 |
0 |
0 |
T7 |
0 |
31731 |
0 |
0 |
T8 |
0 |
19078 |
0 |
0 |
T9 |
2 |
0 |
0 |
0 |
T10 |
14 |
12 |
0 |
0 |
T11 |
2 |
0 |
0 |
0 |
T12 |
91 |
89 |
0 |
0 |
T13 |
0 |
65 |
0 |
0 |
T14 |
0 |
569101 |
0 |
0 |
T15 |
0 |
547194 |
0 |
0 |
T17 |
1 |
10 |
0 |
0 |
T18 |
1 |
62 |
0 |
0 |
T19 |
1 |
60 |
0 |
0 |
T21 |
0 |
126923 |
0 |
0 |
T22 |
0 |
60071 |
0 |
0 |
T23 |
0 |
137219 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
122493425 |
122491777 |
0 |
0 |
T1 |
7462 |
7461 |
0 |
0 |
T2 |
1836 |
1835 |
0 |
0 |
T3 |
8082 |
8081 |
0 |
0 |
T4 |
17286 |
17285 |
0 |
0 |
T5 |
12395 |
12393 |
0 |
0 |
T6 |
53037 |
53035 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
1421 |
1419 |
0 |
0 |
T10 |
6543 |
6541 |
0 |
0 |
T11 |
1186 |
1184 |
0 |
0 |
T12 |
35112 |
35110 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
96302251 |
96301427 |
0 |
0 |
selKnown1 |
122492466 |
122491642 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96302251 |
96301427 |
0 |
0 |
T4 |
15834 |
15833 |
0 |
0 |
T5 |
19418 |
19417 |
0 |
0 |
T6 |
57173 |
57172 |
0 |
0 |
T7 |
0 |
31731 |
0 |
0 |
T8 |
0 |
19078 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T14 |
0 |
569101 |
0 |
0 |
T15 |
0 |
547194 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T21 |
0 |
126923 |
0 |
0 |
T22 |
0 |
60071 |
0 |
0 |
T23 |
0 |
137219 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
122492466 |
122491642 |
0 |
0 |
T1 |
7462 |
7461 |
0 |
0 |
T2 |
1836 |
1835 |
0 |
0 |
T3 |
8082 |
8081 |
0 |
0 |
T4 |
17286 |
17285 |
0 |
0 |
T5 |
12393 |
12392 |
0 |
0 |
T6 |
53036 |
53035 |
0 |
0 |
T9 |
1420 |
1419 |
0 |
0 |
T10 |
6542 |
6541 |
0 |
0 |
T11 |
1185 |
1184 |
0 |
0 |
T12 |
35111 |
35110 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
61009 |
60185 |
0 |
0 |
selKnown1 |
959 |
135 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
61009 |
60185 |
0 |
0 |
T1 |
15 |
14 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
11 |
10 |
0 |
0 |
T4 |
5 |
4 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
14 |
13 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
13 |
12 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
90 |
89 |
0 |
0 |
T13 |
0 |
65 |
0 |
0 |
T17 |
0 |
10 |
0 |
0 |
T18 |
0 |
62 |
0 |
0 |
T19 |
0 |
60 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
959 |
135 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |