Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T1,T5,T6 |
Yes |
T1,T5,T6 |
INPUT |
clk1_i |
Yes |
Yes |
T1,T5,T6 |
Yes |
T1,T5,T6 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T1,T5,T6 |
Yes |
T1,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
83323457 |
83321819 |
0 |
0 |
selKnown1 |
113250466 |
113248828 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
83323457 |
83321819 |
0 |
0 |
T1 |
152784 |
152782 |
0 |
0 |
T2 |
2 |
0 |
0 |
0 |
T3 |
61 |
59 |
0 |
0 |
T4 |
81 |
79 |
0 |
0 |
T5 |
10339 |
10337 |
0 |
0 |
T6 |
38371 |
38369 |
0 |
0 |
T7 |
0 |
11295 |
0 |
0 |
T10 |
94 |
92 |
0 |
0 |
T11 |
93 |
91 |
0 |
0 |
T12 |
563664 |
563662 |
0 |
0 |
T13 |
6932 |
6930 |
0 |
0 |
T14 |
0 |
457259 |
0 |
0 |
T18 |
0 |
17 |
0 |
0 |
T21 |
0 |
91995 |
0 |
0 |
T23 |
0 |
20 |
0 |
0 |
T24 |
0 |
126438 |
0 |
0 |
T25 |
0 |
34626 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113250466 |
113248828 |
0 |
0 |
T1 |
151296 |
151295 |
0 |
0 |
T2 |
1284 |
1283 |
0 |
0 |
T3 |
28774 |
28773 |
0 |
0 |
T4 |
20569 |
20568 |
0 |
0 |
T5 |
16955 |
16954 |
0 |
0 |
T6 |
57998 |
57996 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
35469 |
35467 |
0 |
0 |
T11 |
24421 |
24419 |
0 |
0 |
T12 |
558521 |
558519 |
0 |
0 |
T13 |
5740 |
5738 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T27 |
0 |
5 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
83264439 |
83263620 |
0 |
0 |
selKnown1 |
113249532 |
113248713 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
83264439 |
83263620 |
0 |
0 |
T1 |
152728 |
152727 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
10336 |
10335 |
0 |
0 |
T6 |
38370 |
38369 |
0 |
0 |
T7 |
0 |
11295 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
563302 |
563301 |
0 |
0 |
T13 |
6930 |
6929 |
0 |
0 |
T14 |
0 |
457259 |
0 |
0 |
T21 |
0 |
91995 |
0 |
0 |
T24 |
0 |
126438 |
0 |
0 |
T25 |
0 |
34626 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
113249532 |
113248713 |
0 |
0 |
T1 |
151296 |
151295 |
0 |
0 |
T2 |
1284 |
1283 |
0 |
0 |
T3 |
28774 |
28773 |
0 |
0 |
T4 |
20569 |
20568 |
0 |
0 |
T5 |
16955 |
16954 |
0 |
0 |
T6 |
57995 |
57994 |
0 |
0 |
T10 |
35468 |
35467 |
0 |
0 |
T11 |
24420 |
24419 |
0 |
0 |
T12 |
558520 |
558519 |
0 |
0 |
T13 |
5739 |
5738 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
59018 |
58199 |
0 |
0 |
selKnown1 |
934 |
115 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
59018 |
58199 |
0 |
0 |
T1 |
56 |
55 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
60 |
59 |
0 |
0 |
T4 |
80 |
79 |
0 |
0 |
T5 |
3 |
2 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T10 |
93 |
92 |
0 |
0 |
T11 |
92 |
91 |
0 |
0 |
T12 |
362 |
361 |
0 |
0 |
T13 |
2 |
1 |
0 |
0 |
T18 |
0 |
17 |
0 |
0 |
T23 |
0 |
20 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
934 |
115 |
0 |
0 |
T6 |
3 |
2 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T27 |
0 |
5 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |