Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
| clk1_i |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T1,T4,T5 |
Yes |
T1,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
88488906 |
88487272 |
0 |
0 |
|
selKnown1 |
116014690 |
116013056 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
88488906 |
88487272 |
0 |
0 |
| T1 |
216711 |
216709 |
0 |
0 |
| T2 |
16 |
14 |
0 |
0 |
| T3 |
18 |
16 |
0 |
0 |
| T4 |
242400 |
242398 |
0 |
0 |
| T5 |
266548 |
266546 |
0 |
0 |
| T6 |
0 |
15490 |
0 |
0 |
| T7 |
0 |
53890 |
0 |
0 |
| T9 |
66 |
64 |
0 |
0 |
| T10 |
19 |
17 |
0 |
0 |
| T11 |
78 |
76 |
0 |
0 |
| T12 |
72 |
70 |
0 |
0 |
| T13 |
99 |
97 |
0 |
0 |
| T15 |
0 |
156548 |
0 |
0 |
| T21 |
0 |
19736 |
0 |
0 |
| T22 |
0 |
64226 |
0 |
0 |
| T23 |
0 |
191141 |
0 |
0 |
| T24 |
0 |
168419 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
116014690 |
116013056 |
0 |
0 |
| T1 |
167503 |
167502 |
0 |
0 |
| T2 |
13454 |
13453 |
0 |
0 |
| T3 |
5331 |
5330 |
0 |
0 |
| T4 |
190109 |
190108 |
0 |
0 |
| T5 |
491803 |
491802 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
6 |
5 |
0 |
0 |
| T8 |
0 |
4 |
0 |
0 |
| T9 |
57657 |
57656 |
0 |
0 |
| T10 |
7624 |
7623 |
0 |
0 |
| T11 |
39660 |
39659 |
0 |
0 |
| T12 |
27163 |
27162 |
0 |
0 |
| T13 |
43627 |
43626 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T25 |
0 |
2 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
| T27 |
0 |
5 |
0 |
0 |
| T28 |
0 |
2 |
0 |
0 |
| T29 |
0 |
3 |
0 |
0 |
| T30 |
0 |
3 |
0 |
0 |
| T31 |
0 |
1 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T4,T5 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
88429569 |
88428752 |
0 |
0 |
|
selKnown1 |
116013750 |
116012933 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
88429569 |
88428752 |
0 |
0 |
| T1 |
216633 |
216632 |
0 |
0 |
| T2 |
1 |
0 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
242316 |
242315 |
0 |
0 |
| T5 |
266456 |
266455 |
0 |
0 |
| T6 |
0 |
15490 |
0 |
0 |
| T7 |
0 |
53890 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T15 |
0 |
156548 |
0 |
0 |
| T21 |
0 |
19736 |
0 |
0 |
| T22 |
0 |
64226 |
0 |
0 |
| T23 |
0 |
191141 |
0 |
0 |
| T24 |
0 |
168419 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
116013750 |
116012933 |
0 |
0 |
| T1 |
167503 |
167502 |
0 |
0 |
| T2 |
13454 |
13453 |
0 |
0 |
| T3 |
5331 |
5330 |
0 |
0 |
| T4 |
190109 |
190108 |
0 |
0 |
| T5 |
491803 |
491802 |
0 |
0 |
| T9 |
57657 |
57656 |
0 |
0 |
| T10 |
7624 |
7623 |
0 |
0 |
| T11 |
39660 |
39659 |
0 |
0 |
| T12 |
27163 |
27162 |
0 |
0 |
| T13 |
43627 |
43626 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
59337 |
58520 |
0 |
0 |
|
selKnown1 |
940 |
123 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
59337 |
58520 |
0 |
0 |
| T1 |
78 |
77 |
0 |
0 |
| T2 |
15 |
14 |
0 |
0 |
| T3 |
17 |
16 |
0 |
0 |
| T4 |
84 |
83 |
0 |
0 |
| T5 |
92 |
91 |
0 |
0 |
| T9 |
65 |
64 |
0 |
0 |
| T10 |
18 |
17 |
0 |
0 |
| T11 |
77 |
76 |
0 |
0 |
| T12 |
71 |
70 |
0 |
0 |
| T13 |
98 |
97 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
940 |
123 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
6 |
5 |
0 |
0 |
| T8 |
0 |
4 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T25 |
0 |
2 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
| T27 |
0 |
5 |
0 |
0 |
| T28 |
0 |
2 |
0 |
0 |
| T29 |
0 |
3 |
0 |
0 |
| T30 |
0 |
3 |
0 |
0 |
| T31 |
0 |
1 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |