Line Coverage for Module : 
prim_generic_clock_mux2
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Module : 
prim_generic_clock_mux2
 | Total | Covered | Percent | 
| Conditions | 9 | 5 | 55.56 | 
| Logical | 9 | 5 | 55.56 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Toggle Coverage for Module : 
prim_generic_clock_mux2
 | Total | Covered | Percent | 
| Totals | 
4 | 
3 | 
75.00  | 
| Total Bits | 
8 | 
6 | 
75.00  | 
| Total Bits 0->1 | 
4 | 
3 | 
75.00  | 
| Total Bits 1->0 | 
4 | 
3 | 
75.00  | 
 |  |  |  | 
| Ports | 
4 | 
3 | 
75.00  | 
| Port Bits | 
8 | 
6 | 
75.00  | 
| Port Bits 0->1 | 
4 | 
3 | 
75.00  | 
| Port Bits 1->0 | 
4 | 
3 | 
75.00  | 
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | 
| clk0_i | 
Yes | 
Yes | 
T4,T5,T6 | 
Yes | 
T4,T5,T6 | 
INPUT | 
| clk1_i | 
Yes | 
Yes | 
T4,T5,T6 | 
Yes | 
T4,T5,T6 | 
INPUT | 
| sel_i | 
No | 
No | 
 | 
No | 
 | 
INPUT | 
| clk_o | 
Yes | 
Yes | 
T4,T5,T6 | 
Yes | 
T4,T5,T6 | 
OUTPUT | 
Assert Coverage for Module : 
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
45217601 | 
45215971 | 
0 | 
0 | 
| 
selKnown1 | 
64666785 | 
64665155 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
45217601 | 
45215971 | 
0 | 
0 | 
| T1 | 
3 | 
2 | 
0 | 
0 | 
| T2 | 
86 | 
85 | 
0 | 
0 | 
| T3 | 
60 | 
59 | 
0 | 
0 | 
| T4 | 
167155 | 
167153 | 
0 | 
0 | 
| T5 | 
240623 | 
240622 | 
0 | 
0 | 
| T6 | 
27008 | 
27007 | 
0 | 
0 | 
| T9 | 
0 | 
58937 | 
0 | 
0 | 
| T10 | 
9 | 
8 | 
0 | 
0 | 
| T11 | 
98 | 
97 | 
0 | 
0 | 
| T12 | 
59 | 
57 | 
0 | 
0 | 
| T13 | 
8 | 
6 | 
0 | 
0 | 
| T14 | 
99 | 
97 | 
0 | 
0 | 
| T15 | 
11 | 
9 | 
0 | 
0 | 
| T16 | 
0 | 
175980 | 
0 | 
0 | 
| T17 | 
0 | 
488907 | 
0 | 
0 | 
| T18 | 
1 | 
0 | 
0 | 
0 | 
| T21 | 
1 | 
0 | 
0 | 
0 | 
| T24 | 
0 | 
43912 | 
0 | 
0 | 
| T25 | 
0 | 
245456 | 
0 | 
0 | 
| T26 | 
0 | 
157619 | 
0 | 
0 | 
| T27 | 
0 | 
6206 | 
0 | 
0 | 
| T28 | 
1 | 
0 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
64666785 | 
64665155 | 
0 | 
0 | 
| T1 | 
1461 | 
1460 | 
0 | 
0 | 
| T2 | 
30766 | 
30765 | 
0 | 
0 | 
| T3 | 
51108 | 
51107 | 
0 | 
0 | 
| T4 | 
338049 | 
338048 | 
0 | 
0 | 
| T6 | 
2 | 
1 | 
0 | 
0 | 
| T7 | 
0 | 
5 | 
0 | 
0 | 
| T8 | 
0 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
29241 | 
29240 | 
0 | 
0 | 
| T11 | 
37143 | 
37142 | 
0 | 
0 | 
| T12 | 
17939 | 
17938 | 
0 | 
0 | 
| T13 | 
5706 | 
5705 | 
0 | 
0 | 
| T14 | 
40188 | 
40187 | 
0 | 
0 | 
| T15 | 
2829 | 
2828 | 
0 | 
0 | 
| T22 | 
1 | 
0 | 
0 | 
0 | 
| T29 | 
0 | 
6 | 
0 | 
0 | 
| T30 | 
0 | 
3 | 
0 | 
0 | 
| T31 | 
0 | 
2 | 
0 | 
0 | 
| T32 | 
0 | 
4 | 
0 | 
0 | 
| T33 | 
0 | 
5 | 
0 | 
0 | 
| T34 | 
0 | 
4 | 
0 | 
0 | 
| T35 | 
0 | 
3 | 
0 | 
0 | 
| T36 | 
1 | 
0 | 
0 | 
0 | 
| T37 | 
1 | 
0 | 
0 | 
0 | 
| T38 | 
1 | 
0 | 
0 | 
0 | 
| T39 | 
1 | 
0 | 
0 | 
0 | 
| T40 | 
1 | 
0 | 
0 | 
0 | 
| T41 | 
1 | 
0 | 
0 | 
0 | 
| T42 | 
1 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 5 | 55.56 | 
| Logical | 9 | 5 | 55.56 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T4,T5,T6 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T4,T5,T6 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
45173268 | 
45172453 | 
0 | 
0 | 
| 
selKnown1 | 
64665853 | 
64665038 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
45173268 | 
45172453 | 
0 | 
0 | 
| T4 | 
167105 | 
167104 | 
0 | 
0 | 
| T5 | 
240623 | 
240622 | 
0 | 
0 | 
| T6 | 
27008 | 
27007 | 
0 | 
0 | 
| T9 | 
0 | 
58937 | 
0 | 
0 | 
| T12 | 
1 | 
0 | 
0 | 
0 | 
| T13 | 
1 | 
0 | 
0 | 
0 | 
| T14 | 
1 | 
0 | 
0 | 
0 | 
| T15 | 
1 | 
0 | 
0 | 
0 | 
| T16 | 
0 | 
175980 | 
0 | 
0 | 
| T17 | 
0 | 
488907 | 
0 | 
0 | 
| T18 | 
1 | 
0 | 
0 | 
0 | 
| T21 | 
1 | 
0 | 
0 | 
0 | 
| T24 | 
0 | 
43912 | 
0 | 
0 | 
| T25 | 
0 | 
245456 | 
0 | 
0 | 
| T26 | 
0 | 
157619 | 
0 | 
0 | 
| T27 | 
0 | 
6206 | 
0 | 
0 | 
| T28 | 
1 | 
0 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
64665853 | 
64665038 | 
0 | 
0 | 
| T1 | 
1461 | 
1460 | 
0 | 
0 | 
| T2 | 
30766 | 
30765 | 
0 | 
0 | 
| T3 | 
51108 | 
51107 | 
0 | 
0 | 
| T4 | 
338049 | 
338048 | 
0 | 
0 | 
| T10 | 
29241 | 
29240 | 
0 | 
0 | 
| T11 | 
37143 | 
37142 | 
0 | 
0 | 
| T12 | 
17939 | 
17938 | 
0 | 
0 | 
| T13 | 
5706 | 
5705 | 
0 | 
0 | 
| T14 | 
40188 | 
40187 | 
0 | 
0 | 
| T15 | 
2829 | 
2828 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 17 | 
1 | 
1 | 
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 5 | 55.56 | 
| Logical | 9 | 5 | 55.56 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
44333 | 
43518 | 
0 | 
0 | 
| 
selKnown1 | 
932 | 
117 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
44333 | 
43518 | 
0 | 
0 | 
| T1 | 
3 | 
2 | 
0 | 
0 | 
| T2 | 
86 | 
85 | 
0 | 
0 | 
| T3 | 
60 | 
59 | 
0 | 
0 | 
| T4 | 
50 | 
49 | 
0 | 
0 | 
| T10 | 
9 | 
8 | 
0 | 
0 | 
| T11 | 
98 | 
97 | 
0 | 
0 | 
| T12 | 
58 | 
57 | 
0 | 
0 | 
| T13 | 
7 | 
6 | 
0 | 
0 | 
| T14 | 
98 | 
97 | 
0 | 
0 | 
| T15 | 
10 | 
9 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
932 | 
117 | 
0 | 
0 | 
| T6 | 
2 | 
1 | 
0 | 
0 | 
| T7 | 
0 | 
5 | 
0 | 
0 | 
| T8 | 
0 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T22 | 
1 | 
0 | 
0 | 
0 | 
| T29 | 
0 | 
6 | 
0 | 
0 | 
| T30 | 
0 | 
3 | 
0 | 
0 | 
| T31 | 
0 | 
2 | 
0 | 
0 | 
| T32 | 
0 | 
4 | 
0 | 
0 | 
| T33 | 
0 | 
5 | 
0 | 
0 | 
| T34 | 
0 | 
4 | 
0 | 
0 | 
| T35 | 
0 | 
3 | 
0 | 
0 | 
| T36 | 
1 | 
0 | 
0 | 
0 | 
| T37 | 
1 | 
0 | 
0 | 
0 | 
| T38 | 
1 | 
0 | 
0 | 
0 | 
| T39 | 
1 | 
0 | 
0 | 
0 | 
| T40 | 
1 | 
0 | 
0 | 
0 | 
| T41 | 
1 | 
0 | 
0 | 
0 | 
| T42 | 
1 | 
0 | 
0 | 
0 |