Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
| clk1_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
38625862 |
38624232 |
0 |
0 |
|
selKnown1 |
59971186 |
59969556 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38625862 |
38624232 |
0 |
0 |
| T1 |
52 |
51 |
0 |
0 |
| T2 |
80 |
79 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
4 |
3 |
0 |
0 |
| T5 |
50982 |
50980 |
0 |
0 |
| T6 |
250116 |
250114 |
0 |
0 |
| T7 |
0 |
367538 |
0 |
0 |
| T8 |
0 |
58448 |
0 |
0 |
| T9 |
0 |
50357 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
76 |
74 |
0 |
0 |
| T13 |
61 |
59 |
0 |
0 |
| T15 |
0 |
710780 |
0 |
0 |
| T18 |
1 |
96 |
0 |
0 |
| T19 |
1 |
50 |
0 |
0 |
| T20 |
1 |
77 |
0 |
0 |
| T22 |
1 |
10 |
0 |
0 |
| T23 |
0 |
23041 |
0 |
0 |
| T24 |
0 |
318283 |
0 |
0 |
| T25 |
0 |
53521 |
0 |
0 |
| T26 |
0 |
146616 |
0 |
0 |
| T27 |
1 |
0 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
59971186 |
59969556 |
0 |
0 |
| T1 |
20913 |
20912 |
0 |
0 |
| T2 |
31905 |
31904 |
0 |
0 |
| T3 |
1105 |
1104 |
0 |
0 |
| T4 |
2599 |
2598 |
0 |
0 |
| T5 |
28734 |
28732 |
0 |
0 |
| T6 |
149207 |
149205 |
0 |
0 |
| T8 |
0 |
3 |
0 |
0 |
| T9 |
0 |
3 |
0 |
0 |
| T10 |
2061 |
2060 |
0 |
0 |
| T11 |
726 |
725 |
0 |
0 |
| T12 |
34331 |
34329 |
0 |
0 |
| T13 |
48817 |
48815 |
0 |
0 |
| T18 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T23 |
0 |
1 |
0 |
0 |
| T27 |
1 |
0 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T29 |
0 |
1 |
0 |
0 |
| T30 |
0 |
1 |
0 |
0 |
| T31 |
0 |
4 |
0 |
0 |
| T32 |
0 |
5 |
0 |
0 |
| T33 |
0 |
1 |
0 |
0 |
| T34 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T5,T6,T7 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
38582774 |
38581959 |
0 |
0 |
|
selKnown1 |
59970266 |
59969451 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38582774 |
38581959 |
0 |
0 |
| T5 |
50981 |
50980 |
0 |
0 |
| T6 |
250042 |
250041 |
0 |
0 |
| T7 |
0 |
367538 |
0 |
0 |
| T8 |
0 |
58448 |
0 |
0 |
| T9 |
0 |
50357 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T15 |
0 |
710780 |
0 |
0 |
| T18 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T23 |
0 |
23041 |
0 |
0 |
| T24 |
0 |
318283 |
0 |
0 |
| T25 |
0 |
53521 |
0 |
0 |
| T26 |
0 |
146616 |
0 |
0 |
| T27 |
1 |
0 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
59970266 |
59969451 |
0 |
0 |
| T1 |
20913 |
20912 |
0 |
0 |
| T2 |
31905 |
31904 |
0 |
0 |
| T3 |
1105 |
1104 |
0 |
0 |
| T4 |
2599 |
2598 |
0 |
0 |
| T5 |
28728 |
28727 |
0 |
0 |
| T6 |
149206 |
149205 |
0 |
0 |
| T10 |
2061 |
2060 |
0 |
0 |
| T11 |
726 |
725 |
0 |
0 |
| T12 |
34330 |
34329 |
0 |
0 |
| T13 |
48816 |
48815 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
43088 |
42273 |
0 |
0 |
|
selKnown1 |
920 |
105 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
43088 |
42273 |
0 |
0 |
| T1 |
52 |
51 |
0 |
0 |
| T2 |
80 |
79 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
4 |
3 |
0 |
0 |
| T5 |
1 |
0 |
0 |
0 |
| T6 |
74 |
73 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
75 |
74 |
0 |
0 |
| T13 |
60 |
59 |
0 |
0 |
| T18 |
0 |
96 |
0 |
0 |
| T19 |
0 |
50 |
0 |
0 |
| T20 |
0 |
77 |
0 |
0 |
| T22 |
0 |
10 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
920 |
105 |
0 |
0 |
| T5 |
6 |
5 |
0 |
0 |
| T6 |
1 |
0 |
0 |
0 |
| T8 |
0 |
3 |
0 |
0 |
| T9 |
0 |
3 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T18 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
| T23 |
0 |
1 |
0 |
0 |
| T27 |
1 |
0 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T29 |
0 |
1 |
0 |
0 |
| T30 |
0 |
1 |
0 |
0 |
| T31 |
0 |
4 |
0 |
0 |
| T32 |
0 |
5 |
0 |
0 |
| T33 |
0 |
1 |
0 |
0 |
| T34 |
0 |
2 |
0 |
0 |