Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
| clk1_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
39953459 |
39951825 |
0 |
0 |
|
selKnown1 |
57074105 |
57072471 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39953459 |
39951825 |
0 |
0 |
| T1 |
10 |
9 |
0 |
0 |
| T2 |
86 |
85 |
0 |
0 |
| T3 |
60 |
59 |
0 |
0 |
| T4 |
44880 |
44878 |
0 |
0 |
| T5 |
18955 |
18953 |
0 |
0 |
| T6 |
34196 |
34194 |
0 |
0 |
| T7 |
42278 |
42277 |
0 |
0 |
| T8 |
0 |
7485 |
0 |
0 |
| T10 |
86 |
85 |
0 |
0 |
| T11 |
2 |
0 |
0 |
0 |
| T12 |
2 |
0 |
0 |
0 |
| T13 |
7 |
5 |
0 |
0 |
| T14 |
0 |
63 |
0 |
0 |
| T16 |
0 |
647864 |
0 |
0 |
| T17 |
1 |
85 |
0 |
0 |
| T18 |
1 |
63 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T24 |
0 |
153087 |
0 |
0 |
| T25 |
0 |
46533 |
0 |
0 |
| T26 |
0 |
207325 |
0 |
0 |
| T27 |
0 |
64619 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
57074105 |
57072471 |
0 |
0 |
| T1 |
31010 |
31009 |
0 |
0 |
| T2 |
36274 |
36273 |
0 |
0 |
| T3 |
25383 |
25382 |
0 |
0 |
| T4 |
50164 |
50163 |
0 |
0 |
| T5 |
26458 |
26457 |
0 |
0 |
| T6 |
37800 |
37798 |
0 |
0 |
| T7 |
3 |
2 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T10 |
25245 |
25244 |
0 |
0 |
| T11 |
1629 |
1628 |
0 |
0 |
| T12 |
996 |
995 |
0 |
0 |
| T13 |
1538 |
1537 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T18 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T28 |
0 |
1 |
0 |
0 |
| T29 |
0 |
4 |
0 |
0 |
| T30 |
0 |
2 |
0 |
0 |
| T31 |
0 |
2 |
0 |
0 |
| T32 |
0 |
3 |
0 |
0 |
| T33 |
0 |
5 |
0 |
0 |
| T34 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
39910730 |
39909913 |
0 |
0 |
|
selKnown1 |
57073174 |
57072357 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39910730 |
39909913 |
0 |
0 |
| T4 |
44869 |
44868 |
0 |
0 |
| T5 |
18950 |
18949 |
0 |
0 |
| T6 |
34195 |
34194 |
0 |
0 |
| T7 |
42278 |
42277 |
0 |
0 |
| T8 |
0 |
7485 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T16 |
0 |
647864 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T18 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T24 |
0 |
153087 |
0 |
0 |
| T25 |
0 |
46533 |
0 |
0 |
| T26 |
0 |
207325 |
0 |
0 |
| T27 |
0 |
64619 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
57073174 |
57072357 |
0 |
0 |
| T1 |
31010 |
31009 |
0 |
0 |
| T2 |
36274 |
36273 |
0 |
0 |
| T3 |
25383 |
25382 |
0 |
0 |
| T4 |
50164 |
50163 |
0 |
0 |
| T5 |
26458 |
26457 |
0 |
0 |
| T6 |
37798 |
37797 |
0 |
0 |
| T10 |
25245 |
25244 |
0 |
0 |
| T11 |
1629 |
1628 |
0 |
0 |
| T12 |
996 |
995 |
0 |
0 |
| T13 |
1538 |
1537 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
42729 |
41912 |
0 |
0 |
|
selKnown1 |
931 |
114 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
42729 |
41912 |
0 |
0 |
| T1 |
10 |
9 |
0 |
0 |
| T2 |
86 |
85 |
0 |
0 |
| T3 |
60 |
59 |
0 |
0 |
| T4 |
11 |
10 |
0 |
0 |
| T5 |
5 |
4 |
0 |
0 |
| T6 |
1 |
0 |
0 |
0 |
| T10 |
86 |
85 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
6 |
5 |
0 |
0 |
| T14 |
0 |
63 |
0 |
0 |
| T17 |
0 |
85 |
0 |
0 |
| T18 |
0 |
63 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
931 |
114 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
3 |
2 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T18 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T24 |
1 |
0 |
0 |
0 |
| T28 |
0 |
1 |
0 |
0 |
| T29 |
0 |
4 |
0 |
0 |
| T30 |
0 |
2 |
0 |
0 |
| T31 |
0 |
2 |
0 |
0 |
| T32 |
0 |
3 |
0 |
0 |
| T33 |
0 |
5 |
0 |
0 |
| T34 |
0 |
1 |
0 |
0 |