Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_dmi_jtag.i_dmi_jtag_tap.i_tck_inv.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
75.00 75.00 gen_scan.i_dft_tck_mux


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.u_rst_mux.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
75.00 75.00 u_rst_mux


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_clock_mux2


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_rst_n_mux2


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_clock_mux2
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Module : prim_generic_clock_mux2
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Toggle Coverage for Module : prim_generic_clock_mux2
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
clk1_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
sel_i No No No INPUT
clk_o Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT


Assert Coverage for Module : prim_generic_clock_mux2
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 40977580 40975946 0 0
selKnown1 57316855 57315221 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 40977580 40975946 0 0
T1 61 60 0 0
T2 75 74 0 0
T3 12 11 0 0
T4 59266 59264 0 0
T5 188298 188297 0 0
T6 0 190286 0 0
T7 0 62195 0 0
T11 7 6 0 0
T12 4 3 0 0
T13 8 7 0 0
T14 76 75 0 0
T15 63 61 0 0
T16 10 8 0 0
T19 1 0 0 0
T21 1 0 0 0
T23 1 0 0 0
T24 1 0 0 0
T25 0 48402 0 0
T26 0 52030 0 0
T27 0 50650 0 0
T28 0 7957 0 0
T29 0 40295 0 0
T30 0 58424 0 0
T31 1 0 0 0
T32 1 0 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 57316855 57315221 0 0
T1 10283 10282 0 0
T2 25521 25520 0 0
T3 7770 7769 0 0
T4 38135 38134 0 0
T7 5 4 0 0
T8 2 1 0 0
T10 0 1 0 0
T11 4482 4481 0 0
T12 1220 1219 0 0
T13 31514 31513 0 0
T14 31003 31002 0 0
T15 38776 38775 0 0
T16 34454 34453 0 0
T22 1 0 0 0
T29 1 0 0 0
T30 1 0 0 0
T33 0 2 0 0
T34 0 2 0 0
T35 0 1 0 0
T36 0 2 0 0
T37 0 5 0 0
T38 0 5 0 0
T39 0 3 0 0
T40 1 0 0 0
T41 1 0 0 0
T42 1 0 0 0
T43 1 0 0 0
T44 1 0 0 0

Toggle Coverage for Instance : tb.dut.u_dmi_jtag.i_dmi_jtag_tap.i_tck_inv.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
clk1_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
sel_i No No No INPUT
clk_o Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT

Toggle Coverage for Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.u_rst_mux.gen_generic.u_impl_generic
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T4,T5,T6 Yes T4,T5,T6 INPUT
clk1_i Yes Yes T7,T8,T9 Yes T7,T8,T10 INPUT
sel_i No No No INPUT
clk_o Yes Yes T4,T5,T6 Yes T4,T5,T6 OUTPUT

Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT4,T5,T6
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT4,T5,T6
11CoveredT1,T2,T3

Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 40935149 40934332 0 0
selKnown1 57315927 57315110 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 40935149 40934332 0 0
T4 59254 59253 0 0
T5 188298 188297 0 0
T6 0 190286 0 0
T7 0 62195 0 0
T15 1 0 0 0
T16 1 0 0 0
T19 1 0 0 0
T21 1 0 0 0
T23 1 0 0 0
T24 1 0 0 0
T25 0 48402 0 0
T26 0 52030 0 0
T27 0 50650 0 0
T28 0 7957 0 0
T29 0 40295 0 0
T30 0 58424 0 0
T31 1 0 0 0
T32 1 0 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 57315927 57315110 0 0
T1 10283 10282 0 0
T2 25521 25520 0 0
T3 7770 7769 0 0
T4 38135 38134 0 0
T11 4482 4481 0 0
T12 1220 1219 0 0
T13 31514 31513 0 0
T14 31003 31002 0 0
T15 38776 38775 0 0
T16 34454 34453 0 0

Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 42431 41614 0 0
selKnown1 928 111 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 42431 41614 0 0
T1 61 60 0 0
T2 75 74 0 0
T3 12 11 0 0
T4 12 11 0 0
T11 7 6 0 0
T12 4 3 0 0
T13 8 7 0 0
T14 76 75 0 0
T15 62 61 0 0
T16 9 8 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 928 111 0 0
T7 5 4 0 0
T8 2 1 0 0
T10 0 1 0 0
T22 1 0 0 0
T29 1 0 0 0
T30 1 0 0 0
T33 0 2 0 0
T34 0 2 0 0
T35 0 1 0 0
T36 0 2 0 0
T37 0 5 0 0
T38 0 5 0 0
T39 0 3 0 0
T40 1 0 0 0
T41 1 0 0 0
T42 1 0 0 0
T43 1 0 0 0
T44 1 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%