Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
clk1_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
40977580 |
40975946 |
0 |
0 |
selKnown1 |
57316855 |
57315221 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
40977580 |
40975946 |
0 |
0 |
T1 |
61 |
60 |
0 |
0 |
T2 |
75 |
74 |
0 |
0 |
T3 |
12 |
11 |
0 |
0 |
T4 |
59266 |
59264 |
0 |
0 |
T5 |
188298 |
188297 |
0 |
0 |
T6 |
0 |
190286 |
0 |
0 |
T7 |
0 |
62195 |
0 |
0 |
T11 |
7 |
6 |
0 |
0 |
T12 |
4 |
3 |
0 |
0 |
T13 |
8 |
7 |
0 |
0 |
T14 |
76 |
75 |
0 |
0 |
T15 |
63 |
61 |
0 |
0 |
T16 |
10 |
8 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
0 |
48402 |
0 |
0 |
T26 |
0 |
52030 |
0 |
0 |
T27 |
0 |
50650 |
0 |
0 |
T28 |
0 |
7957 |
0 |
0 |
T29 |
0 |
40295 |
0 |
0 |
T30 |
0 |
58424 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
57316855 |
57315221 |
0 |
0 |
T1 |
10283 |
10282 |
0 |
0 |
T2 |
25521 |
25520 |
0 |
0 |
T3 |
7770 |
7769 |
0 |
0 |
T4 |
38135 |
38134 |
0 |
0 |
T7 |
5 |
4 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
4482 |
4481 |
0 |
0 |
T12 |
1220 |
1219 |
0 |
0 |
T13 |
31514 |
31513 |
0 |
0 |
T14 |
31003 |
31002 |
0 |
0 |
T15 |
38776 |
38775 |
0 |
0 |
T16 |
34454 |
34453 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
5 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T42 |
1 |
0 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
40935149 |
40934332 |
0 |
0 |
selKnown1 |
57315927 |
57315110 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
40935149 |
40934332 |
0 |
0 |
T4 |
59254 |
59253 |
0 |
0 |
T5 |
188298 |
188297 |
0 |
0 |
T6 |
0 |
190286 |
0 |
0 |
T7 |
0 |
62195 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
0 |
48402 |
0 |
0 |
T26 |
0 |
52030 |
0 |
0 |
T27 |
0 |
50650 |
0 |
0 |
T28 |
0 |
7957 |
0 |
0 |
T29 |
0 |
40295 |
0 |
0 |
T30 |
0 |
58424 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
57315927 |
57315110 |
0 |
0 |
T1 |
10283 |
10282 |
0 |
0 |
T2 |
25521 |
25520 |
0 |
0 |
T3 |
7770 |
7769 |
0 |
0 |
T4 |
38135 |
38134 |
0 |
0 |
T11 |
4482 |
4481 |
0 |
0 |
T12 |
1220 |
1219 |
0 |
0 |
T13 |
31514 |
31513 |
0 |
0 |
T14 |
31003 |
31002 |
0 |
0 |
T15 |
38776 |
38775 |
0 |
0 |
T16 |
34454 |
34453 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
42431 |
41614 |
0 |
0 |
selKnown1 |
928 |
111 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
42431 |
41614 |
0 |
0 |
T1 |
61 |
60 |
0 |
0 |
T2 |
75 |
74 |
0 |
0 |
T3 |
12 |
11 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T11 |
7 |
6 |
0 |
0 |
T12 |
4 |
3 |
0 |
0 |
T13 |
8 |
7 |
0 |
0 |
T14 |
76 |
75 |
0 |
0 |
T15 |
62 |
61 |
0 |
0 |
T16 |
9 |
8 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
928 |
111 |
0 |
0 |
T7 |
5 |
4 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
T34 |
0 |
2 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T38 |
0 |
5 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T42 |
1 |
0 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |