Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
| clk1_i |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
53548364 |
53546720 |
0 |
0 |
|
selKnown1 |
65753824 |
65752180 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
53548364 |
53546720 |
0 |
0 |
| T1 |
38434 |
38432 |
0 |
0 |
| T2 |
100 |
98 |
0 |
0 |
| T3 |
32181 |
32179 |
0 |
0 |
| T4 |
176024 |
176022 |
0 |
0 |
| T5 |
3724 |
3722 |
0 |
0 |
| T6 |
0 |
47209 |
0 |
0 |
| T10 |
84 |
82 |
0 |
0 |
| T11 |
2 |
0 |
0 |
0 |
| T12 |
19 |
17 |
0 |
0 |
| T13 |
53359 |
53357 |
0 |
0 |
| T14 |
2 |
0 |
0 |
0 |
| T15 |
0 |
95 |
0 |
0 |
| T16 |
0 |
671734 |
0 |
0 |
| T19 |
0 |
87 |
0 |
0 |
| T20 |
0 |
59 |
0 |
0 |
| T22 |
0 |
142752 |
0 |
0 |
| T23 |
0 |
82233 |
0 |
0 |
| T24 |
0 |
588898 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
65753824 |
65752180 |
0 |
0 |
| T1 |
72180 |
72179 |
0 |
0 |
| T2 |
37517 |
37516 |
0 |
0 |
| T3 |
22065 |
22064 |
0 |
0 |
| T4 |
134528 |
134527 |
0 |
0 |
| T5 |
2836 |
2835 |
0 |
0 |
| T7 |
4 |
3 |
0 |
0 |
| T8 |
4 |
3 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T10 |
28235 |
28234 |
0 |
0 |
| T11 |
834 |
833 |
0 |
0 |
| T12 |
4239 |
4238 |
0 |
0 |
| T13 |
54617 |
54616 |
0 |
0 |
| T14 |
1335 |
1334 |
0 |
0 |
| T25 |
0 |
2 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T28 |
0 |
1 |
0 |
0 |
| T29 |
0 |
1 |
0 |
0 |
| T30 |
0 |
4 |
0 |
0 |
| T31 |
0 |
1 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
| T36 |
1 |
0 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |
| T39 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T3,T4 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T3,T4 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
53503989 |
53503167 |
0 |
0 |
|
selKnown1 |
65752897 |
65752075 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
53503989 |
53503167 |
0 |
0 |
| T1 |
38405 |
38404 |
0 |
0 |
| T2 |
1 |
0 |
0 |
0 |
| T3 |
32170 |
32169 |
0 |
0 |
| T4 |
175963 |
175962 |
0 |
0 |
| T5 |
3723 |
3722 |
0 |
0 |
| T6 |
0 |
47209 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
53345 |
53344 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T16 |
0 |
671734 |
0 |
0 |
| T22 |
0 |
142752 |
0 |
0 |
| T23 |
0 |
82233 |
0 |
0 |
| T24 |
0 |
588898 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
65752897 |
65752075 |
0 |
0 |
| T1 |
72180 |
72179 |
0 |
0 |
| T2 |
37517 |
37516 |
0 |
0 |
| T3 |
22065 |
22064 |
0 |
0 |
| T4 |
134528 |
134527 |
0 |
0 |
| T5 |
2836 |
2835 |
0 |
0 |
| T10 |
28235 |
28234 |
0 |
0 |
| T11 |
834 |
833 |
0 |
0 |
| T12 |
4239 |
4238 |
0 |
0 |
| T13 |
54617 |
54616 |
0 |
0 |
| T14 |
1335 |
1334 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
44375 |
43553 |
0 |
0 |
|
selKnown1 |
927 |
105 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
44375 |
43553 |
0 |
0 |
| T1 |
29 |
28 |
0 |
0 |
| T2 |
99 |
98 |
0 |
0 |
| T3 |
11 |
10 |
0 |
0 |
| T4 |
61 |
60 |
0 |
0 |
| T5 |
1 |
0 |
0 |
0 |
| T10 |
83 |
82 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
18 |
17 |
0 |
0 |
| T13 |
14 |
13 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
0 |
95 |
0 |
0 |
| T19 |
0 |
87 |
0 |
0 |
| T20 |
0 |
59 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
927 |
105 |
0 |
0 |
| T7 |
4 |
3 |
0 |
0 |
| T8 |
4 |
3 |
0 |
0 |
| T9 |
0 |
1 |
0 |
0 |
| T25 |
0 |
2 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T28 |
0 |
1 |
0 |
0 |
| T29 |
0 |
1 |
0 |
0 |
| T30 |
0 |
4 |
0 |
0 |
| T31 |
0 |
1 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
| T36 |
1 |
0 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |
| T39 |
1 |
0 |
0 |
0 |