Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T3,T5,T6 |
Yes |
T3,T5,T6 |
INPUT |
clk1_i |
Yes |
Yes |
T3,T5,T6 |
Yes |
T3,T5,T6 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T3,T5,T6 |
Yes |
T3,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
42101350 |
42099722 |
0 |
0 |
selKnown1 |
58608719 |
58607091 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
42101350 |
42099722 |
0 |
0 |
T1 |
16 |
15 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
69651 |
69649 |
0 |
0 |
T4 |
72 |
70 |
0 |
0 |
T5 |
23998 |
23996 |
0 |
0 |
T6 |
113856 |
113888 |
0 |
0 |
T7 |
0 |
16140 |
0 |
0 |
T10 |
83 |
81 |
0 |
0 |
T11 |
83 |
81 |
0 |
0 |
T12 |
78 |
76 |
0 |
0 |
T13 |
10 |
8 |
0 |
0 |
T14 |
76 |
74 |
0 |
0 |
T25 |
1 |
84 |
0 |
0 |
T26 |
0 |
137615 |
0 |
0 |
T27 |
0 |
242061 |
0 |
0 |
T28 |
0 |
235405 |
0 |
0 |
T29 |
0 |
264264 |
0 |
0 |
T30 |
0 |
19779 |
0 |
0 |
T31 |
0 |
153071 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
58608719 |
58607091 |
0 |
0 |
T1 |
10062 |
10061 |
0 |
0 |
T2 |
4113 |
4112 |
0 |
0 |
T3 |
76873 |
76871 |
0 |
0 |
T4 |
18945 |
18943 |
0 |
0 |
T5 |
20463 |
20461 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
61332 |
61330 |
0 |
0 |
T11 |
56897 |
56895 |
0 |
0 |
T12 |
32547 |
32545 |
0 |
0 |
T13 |
4638 |
4636 |
0 |
0 |
T14 |
23922 |
23920 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
5 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
5 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
42058749 |
42057935 |
0 |
0 |
selKnown1 |
58607802 |
58606988 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
42058749 |
42057935 |
0 |
0 |
T3 |
69650 |
69649 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
23997 |
23996 |
0 |
0 |
T6 |
113856 |
113855 |
0 |
0 |
T7 |
0 |
16140 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
0 |
137615 |
0 |
0 |
T27 |
0 |
242061 |
0 |
0 |
T28 |
0 |
235405 |
0 |
0 |
T29 |
0 |
264264 |
0 |
0 |
T30 |
0 |
19779 |
0 |
0 |
T31 |
0 |
153071 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
58607802 |
58606988 |
0 |
0 |
T1 |
10062 |
10061 |
0 |
0 |
T2 |
4113 |
4112 |
0 |
0 |
T3 |
76869 |
76868 |
0 |
0 |
T4 |
18944 |
18943 |
0 |
0 |
T5 |
20462 |
20461 |
0 |
0 |
T10 |
61331 |
61330 |
0 |
0 |
T11 |
56896 |
56895 |
0 |
0 |
T12 |
32546 |
32545 |
0 |
0 |
T13 |
4637 |
4636 |
0 |
0 |
T14 |
23921 |
23920 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
42601 |
41787 |
0 |
0 |
selKnown1 |
917 |
103 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
42601 |
41787 |
0 |
0 |
T1 |
16 |
15 |
0 |
0 |
T2 |
10 |
9 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
71 |
70 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
0 |
33 |
0 |
0 |
T10 |
82 |
81 |
0 |
0 |
T11 |
82 |
81 |
0 |
0 |
T12 |
77 |
76 |
0 |
0 |
T13 |
9 |
8 |
0 |
0 |
T14 |
75 |
74 |
0 |
0 |
T25 |
0 |
84 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
917 |
103 |
0 |
0 |
T3 |
4 |
3 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T33 |
0 |
3 |
0 |
0 |
T34 |
0 |
5 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
5 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T38 |
0 |
1 |
0 |
0 |