Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T6,T7,T8 |
Yes |
T6,T7,T8 |
INPUT |
clk1_i |
Yes |
Yes |
T6,T7,T8 |
Yes |
T6,T7,T8 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T6,T7,T8 |
Yes |
T6,T7,T8 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
42191347 |
42189709 |
0 |
0 |
selKnown1 |
57197617 |
57195979 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
42191347 |
42189709 |
0 |
0 |
T3 |
10 |
9 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
5 |
4 |
0 |
0 |
T6 |
6048 |
6046 |
0 |
0 |
T7 |
44799 |
44797 |
0 |
0 |
T8 |
46497 |
46496 |
0 |
0 |
T9 |
0 |
61892 |
0 |
0 |
T11 |
38824 |
38823 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
15 |
14 |
0 |
0 |
T19 |
1 |
69 |
0 |
0 |
T20 |
1 |
67 |
0 |
0 |
T21 |
13 |
11 |
0 |
0 |
T22 |
1 |
50 |
0 |
0 |
T23 |
1 |
15 |
0 |
0 |
T24 |
1 |
71 |
0 |
0 |
T26 |
0 |
59261 |
0 |
0 |
T30 |
0 |
57654 |
0 |
0 |
T31 |
0 |
37812 |
0 |
0 |
T32 |
0 |
67411 |
0 |
0 |
T33 |
0 |
141439 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
57197617 |
57195979 |
0 |
0 |
T1 |
1504 |
1503 |
0 |
0 |
T2 |
1222 |
1221 |
0 |
0 |
T3 |
3824 |
3823 |
0 |
0 |
T4 |
5617 |
5616 |
0 |
0 |
T5 |
2618 |
2617 |
0 |
0 |
T6 |
5091 |
5090 |
0 |
0 |
T8 |
3 |
2 |
0 |
0 |
T9 |
4 |
3 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1446 |
1445 |
0 |
0 |
T13 |
1432 |
1431 |
0 |
0 |
T14 |
608 |
607 |
0 |
0 |
T15 |
4835 |
4834 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T34 |
0 |
4 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T42 |
1 |
0 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T7,T8 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
42146905 |
42146086 |
0 |
0 |
selKnown1 |
57196677 |
57195858 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
42146905 |
42146086 |
0 |
0 |
T6 |
6047 |
6046 |
0 |
0 |
T7 |
44798 |
44797 |
0 |
0 |
T8 |
46497 |
46496 |
0 |
0 |
T9 |
0 |
61892 |
0 |
0 |
T11 |
38824 |
38823 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T26 |
0 |
59261 |
0 |
0 |
T30 |
0 |
57654 |
0 |
0 |
T31 |
0 |
37812 |
0 |
0 |
T32 |
0 |
67411 |
0 |
0 |
T33 |
0 |
141439 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
57196677 |
57195858 |
0 |
0 |
T1 |
1504 |
1503 |
0 |
0 |
T2 |
1222 |
1221 |
0 |
0 |
T3 |
3824 |
3823 |
0 |
0 |
T4 |
5617 |
5616 |
0 |
0 |
T5 |
2618 |
2617 |
0 |
0 |
T6 |
5091 |
5090 |
0 |
0 |
T12 |
1446 |
1445 |
0 |
0 |
T13 |
1432 |
1431 |
0 |
0 |
T14 |
608 |
607 |
0 |
0 |
T15 |
4835 |
4834 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
16 // We model the mux with logic operations for GTECH runs.
17 1/1 assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
44442 |
43623 |
0 |
0 |
selKnown1 |
940 |
121 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
44442 |
43623 |
0 |
0 |
T3 |
10 |
9 |
0 |
0 |
T4 |
12 |
11 |
0 |
0 |
T5 |
5 |
4 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
15 |
14 |
0 |
0 |
T19 |
0 |
69 |
0 |
0 |
T20 |
0 |
67 |
0 |
0 |
T21 |
12 |
11 |
0 |
0 |
T22 |
0 |
50 |
0 |
0 |
T23 |
0 |
15 |
0 |
0 |
T24 |
0 |
71 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
940 |
121 |
0 |
0 |
T8 |
3 |
2 |
0 |
0 |
T9 |
4 |
3 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T34 |
0 |
4 |
0 |
0 |
T35 |
0 |
4 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T42 |
1 |
0 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |