Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T6,T4,T5 |
Yes |
T6,T4,T5 |
INPUT |
clk1_i |
Yes |
Yes |
T6,T4,T5 |
Yes |
T6,T4,T5 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T6,T4,T5 |
Yes |
T6,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
76313412 |
76311786 |
0 |
0 |
selKnown1 |
104387548 |
104385922 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76313412 |
76311786 |
0 |
0 |
T1 |
121 |
120 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
825738 |
825736 |
0 |
0 |
T5 |
325219 |
325217 |
0 |
0 |
T6 |
6288 |
6286 |
0 |
0 |
T7 |
0 |
60104 |
0 |
0 |
T8 |
0 |
60458 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
2 |
0 |
0 |
0 |
T12 |
2 |
0 |
0 |
0 |
T13 |
83 |
81 |
0 |
0 |
T14 |
1 |
18 |
0 |
0 |
T15 |
1 |
91 |
0 |
0 |
T16 |
1 |
68 |
0 |
0 |
T17 |
1 |
74 |
0 |
0 |
T18 |
0 |
52 |
0 |
0 |
T19 |
0 |
83 |
0 |
0 |
T20 |
0 |
166918 |
0 |
0 |
T21 |
0 |
589672 |
0 |
0 |
T22 |
0 |
77935 |
0 |
0 |
T23 |
0 |
246500 |
0 |
0 |
T24 |
0 |
68709 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
104387548 |
104385922 |
0 |
0 |
T1 |
19613 |
19612 |
0 |
0 |
T2 |
1429 |
1428 |
0 |
0 |
T3 |
1258 |
1257 |
0 |
0 |
T4 |
120142 |
120142 |
0 |
0 |
T5 |
214368 |
214367 |
0 |
0 |
T6 |
6001 |
6000 |
0 |
0 |
T7 |
5 |
4 |
0 |
0 |
T8 |
4 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
3688 |
3687 |
0 |
0 |
T11 |
1247 |
1246 |
0 |
0 |
T12 |
974 |
973 |
0 |
0 |
T13 |
46687 |
46686 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
76258239 |
76257426 |
0 |
0 |
selKnown1 |
104386630 |
104385817 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76258239 |
76257426 |
0 |
0 |
T4 |
825250 |
825249 |
0 |
0 |
T5 |
325131 |
325130 |
0 |
0 |
T6 |
6287 |
6286 |
0 |
0 |
T7 |
0 |
60104 |
0 |
0 |
T8 |
0 |
60458 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T20 |
0 |
166918 |
0 |
0 |
T21 |
0 |
589672 |
0 |
0 |
T22 |
0 |
77935 |
0 |
0 |
T23 |
0 |
246500 |
0 |
0 |
T24 |
0 |
68709 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
104386630 |
104385817 |
0 |
0 |
T1 |
19613 |
19612 |
0 |
0 |
T2 |
1429 |
1428 |
0 |
0 |
T3 |
1258 |
1257 |
0 |
0 |
T4 |
120142 |
120142 |
0 |
0 |
T5 |
214368 |
214367 |
0 |
0 |
T6 |
6001 |
6000 |
0 |
0 |
T10 |
3688 |
3687 |
0 |
0 |
T11 |
1247 |
1246 |
0 |
0 |
T12 |
974 |
973 |
0 |
0 |
T13 |
46687 |
46686 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
55173 |
54360 |
0 |
0 |
selKnown1 |
918 |
105 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
55173 |
54360 |
0 |
0 |
T1 |
121 |
120 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
488 |
487 |
0 |
0 |
T5 |
88 |
87 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
82 |
81 |
0 |
0 |
T14 |
0 |
18 |
0 |
0 |
T15 |
0 |
91 |
0 |
0 |
T16 |
0 |
68 |
0 |
0 |
T17 |
0 |
74 |
0 |
0 |
T18 |
0 |
52 |
0 |
0 |
T19 |
0 |
83 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
918 |
105 |
0 |
0 |
T7 |
5 |
4 |
0 |
0 |
T8 |
4 |
3 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T22 |
1 |
0 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T30 |
0 |
4 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |