Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
clk1_i |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
76103199 |
76101559 |
0 |
0 |
selKnown1 |
109721971 |
109720331 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76103199 |
76101559 |
0 |
0 |
T1 |
169231 |
169229 |
0 |
0 |
T2 |
53001 |
52999 |
0 |
0 |
T3 |
63 |
61 |
0 |
0 |
T4 |
42661 |
42659 |
0 |
0 |
T5 |
0 |
30228 |
0 |
0 |
T7 |
86 |
84 |
0 |
0 |
T8 |
82 |
80 |
0 |
0 |
T9 |
46494 |
46492 |
0 |
0 |
T10 |
5 |
3 |
0 |
0 |
T11 |
81 |
79 |
0 |
0 |
T12 |
219565 |
219563 |
0 |
0 |
T13 |
0 |
140570 |
0 |
0 |
T14 |
0 |
231146 |
0 |
0 |
T15 |
0 |
58783 |
0 |
0 |
T16 |
0 |
159856 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
109721971 |
109720331 |
0 |
0 |
T1 |
120666 |
120665 |
0 |
0 |
T2 |
72854 |
72852 |
0 |
0 |
T3 |
22015 |
22013 |
0 |
0 |
T4 |
40534 |
40532 |
0 |
0 |
T5 |
0 |
2 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T7 |
49109 |
49107 |
0 |
0 |
T8 |
39470 |
39468 |
0 |
0 |
T9 |
45551 |
45549 |
0 |
0 |
T10 |
2255 |
2253 |
0 |
0 |
T11 |
26265 |
26263 |
0 |
0 |
T12 |
144512 |
144510 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T18 |
0 |
3 |
0 |
0 |
T19 |
0 |
3 |
0 |
0 |
T20 |
0 |
6 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T23 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
76045535 |
76044715 |
0 |
0 |
selKnown1 |
109721005 |
109720185 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76045535 |
76044715 |
0 |
0 |
T1 |
169222 |
169221 |
0 |
0 |
T2 |
53000 |
52999 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
42646 |
42645 |
0 |
0 |
T5 |
0 |
30228 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
46474 |
46473 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
219484 |
219483 |
0 |
0 |
T13 |
0 |
140071 |
0 |
0 |
T14 |
0 |
231146 |
0 |
0 |
T15 |
0 |
58783 |
0 |
0 |
T16 |
0 |
159856 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
109721005 |
109720185 |
0 |
0 |
T1 |
120666 |
120665 |
0 |
0 |
T2 |
72850 |
72849 |
0 |
0 |
T3 |
22014 |
22013 |
0 |
0 |
T4 |
40533 |
40532 |
0 |
0 |
T7 |
49108 |
49107 |
0 |
0 |
T8 |
39469 |
39468 |
0 |
0 |
T9 |
45550 |
45549 |
0 |
0 |
T10 |
2254 |
2253 |
0 |
0 |
T11 |
26264 |
26263 |
0 |
0 |
T12 |
144511 |
144510 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
57664 |
56844 |
0 |
0 |
selKnown1 |
966 |
146 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
57664 |
56844 |
0 |
0 |
T1 |
9 |
8 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
62 |
61 |
0 |
0 |
T4 |
15 |
14 |
0 |
0 |
T7 |
85 |
84 |
0 |
0 |
T8 |
81 |
80 |
0 |
0 |
T9 |
20 |
19 |
0 |
0 |
T10 |
4 |
3 |
0 |
0 |
T11 |
80 |
79 |
0 |
0 |
T12 |
81 |
80 |
0 |
0 |
T13 |
0 |
499 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
966 |
146 |
0 |
0 |
T2 |
4 |
3 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
0 |
2 |
0 |
0 |
T6 |
0 |
6 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T18 |
0 |
3 |
0 |
0 |
T19 |
0 |
3 |
0 |
0 |
T20 |
0 |
6 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T23 |
0 |
3 |
0 |
0 |