Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
clk1_i |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
76988200 |
76986580 |
0 |
0 |
selKnown1 |
99952035 |
99950415 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76988200 |
76986580 |
0 |
0 |
T1 |
20878 |
20876 |
0 |
0 |
T2 |
12270 |
12268 |
0 |
0 |
T3 |
10 |
8 |
0 |
0 |
T4 |
42461 |
42459 |
0 |
0 |
T5 |
0 |
22232 |
0 |
0 |
T6 |
0 |
63702 |
0 |
0 |
T7 |
2 |
0 |
0 |
0 |
T8 |
6235 |
6233 |
0 |
0 |
T9 |
68 |
66 |
0 |
0 |
T10 |
53 |
51 |
0 |
0 |
T11 |
2 |
0 |
0 |
0 |
T12 |
330274 |
330272 |
0 |
0 |
T13 |
0 |
283788 |
0 |
0 |
T14 |
0 |
95 |
0 |
0 |
T15 |
0 |
88 |
0 |
0 |
T16 |
0 |
61 |
0 |
0 |
T17 |
0 |
213877 |
0 |
0 |
T18 |
0 |
48376 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
99952035 |
99950415 |
0 |
0 |
T1 |
16420 |
16419 |
0 |
0 |
T2 |
281188 |
281187 |
0 |
0 |
T3 |
3582 |
3581 |
0 |
0 |
T4 |
34130 |
34128 |
0 |
0 |
T5 |
3 |
2 |
0 |
0 |
T6 |
0 |
4 |
0 |
0 |
T7 |
1735 |
1733 |
0 |
0 |
T8 |
5301 |
5299 |
0 |
0 |
T9 |
18007 |
18005 |
0 |
0 |
T10 |
22975 |
22973 |
0 |
0 |
T11 |
2033 |
2031 |
0 |
0 |
T12 |
690597 |
690595 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T18 |
0 |
3 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
5 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
76933289 |
76932479 |
0 |
0 |
selKnown1 |
99951103 |
99950293 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76933289 |
76932479 |
0 |
0 |
T1 |
20871 |
20870 |
0 |
0 |
T2 |
11972 |
11971 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
42460 |
42459 |
0 |
0 |
T5 |
0 |
22232 |
0 |
0 |
T6 |
0 |
63702 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
6234 |
6233 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
329767 |
329766 |
0 |
0 |
T13 |
0 |
283646 |
0 |
0 |
T17 |
0 |
213877 |
0 |
0 |
T18 |
0 |
48376 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
99951103 |
99950293 |
0 |
0 |
T1 |
16420 |
16419 |
0 |
0 |
T2 |
281188 |
281187 |
0 |
0 |
T3 |
3582 |
3581 |
0 |
0 |
T4 |
34127 |
34126 |
0 |
0 |
T7 |
1734 |
1733 |
0 |
0 |
T8 |
5300 |
5299 |
0 |
0 |
T9 |
18006 |
18005 |
0 |
0 |
T10 |
22974 |
22973 |
0 |
0 |
T11 |
2032 |
2031 |
0 |
0 |
T12 |
690596 |
690595 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
54911 |
54101 |
0 |
0 |
selKnown1 |
932 |
122 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
54911 |
54101 |
0 |
0 |
T1 |
7 |
6 |
0 |
0 |
T2 |
298 |
297 |
0 |
0 |
T3 |
9 |
8 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
67 |
66 |
0 |
0 |
T10 |
52 |
51 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
507 |
506 |
0 |
0 |
T13 |
0 |
142 |
0 |
0 |
T14 |
0 |
95 |
0 |
0 |
T15 |
0 |
88 |
0 |
0 |
T16 |
0 |
61 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
932 |
122 |
0 |
0 |
T4 |
3 |
2 |
0 |
0 |
T5 |
3 |
2 |
0 |
0 |
T6 |
0 |
4 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T18 |
0 |
3 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T20 |
0 |
4 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
5 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |