Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
| clk1_i |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
81848048 |
81846410 |
0 |
0 |
|
selKnown1 |
108880923 |
108879285 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
81848048 |
81846410 |
0 |
0 |
| T1 |
107676 |
107674 |
0 |
0 |
| T2 |
82 |
80 |
0 |
0 |
| T3 |
146172 |
146170 |
0 |
0 |
| T4 |
421997 |
421995 |
0 |
0 |
| T5 |
0 |
53314 |
0 |
0 |
| T6 |
0 |
42007 |
0 |
0 |
| T8 |
6 |
4 |
0 |
0 |
| T9 |
61 |
59 |
0 |
0 |
| T10 |
74 |
72 |
0 |
0 |
| T11 |
17 |
15 |
0 |
0 |
| T12 |
2 |
0 |
0 |
0 |
| T13 |
2 |
0 |
0 |
0 |
| T14 |
0 |
92612 |
0 |
0 |
| T15 |
0 |
100 |
0 |
0 |
| T16 |
0 |
14589 |
0 |
0 |
| T17 |
0 |
207552 |
0 |
0 |
| T18 |
0 |
50610 |
0 |
0 |
| T19 |
0 |
57989 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
108880923 |
108879285 |
0 |
0 |
| T1 |
84110 |
84109 |
0 |
0 |
| T2 |
26326 |
26325 |
0 |
0 |
| T3 |
304468 |
304467 |
0 |
0 |
| T4 |
347445 |
347444 |
0 |
0 |
| T5 |
3 |
2 |
0 |
0 |
| T6 |
0 |
3 |
0 |
0 |
| T7 |
0 |
4 |
0 |
0 |
| T8 |
8729 |
8728 |
0 |
0 |
| T9 |
18980 |
18979 |
0 |
0 |
| T10 |
28835 |
28834 |
0 |
0 |
| T11 |
4414 |
4413 |
0 |
0 |
| T12 |
1908 |
1907 |
0 |
0 |
| T13 |
784 |
783 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T20 |
0 |
1 |
0 |
0 |
| T21 |
0 |
4 |
0 |
0 |
| T22 |
0 |
1 |
0 |
0 |
| T23 |
0 |
3 |
0 |
0 |
| T24 |
0 |
4 |
0 |
0 |
| T25 |
0 |
3 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
| T27 |
1 |
0 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T3,T4 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T3,T4 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
81790508 |
81789689 |
0 |
0 |
|
selKnown1 |
108879987 |
108879168 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
81790508 |
81789689 |
0 |
0 |
| T1 |
107587 |
107586 |
0 |
0 |
| T2 |
1 |
0 |
0 |
0 |
| T3 |
145317 |
145316 |
0 |
0 |
| T4 |
421843 |
421842 |
0 |
0 |
| T5 |
0 |
53314 |
0 |
0 |
| T6 |
0 |
42007 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
0 |
92477 |
0 |
0 |
| T16 |
0 |
14589 |
0 |
0 |
| T17 |
0 |
207552 |
0 |
0 |
| T18 |
0 |
50610 |
0 |
0 |
| T19 |
0 |
57989 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
108879987 |
108879168 |
0 |
0 |
| T1 |
84110 |
84109 |
0 |
0 |
| T2 |
26326 |
26325 |
0 |
0 |
| T3 |
304468 |
304467 |
0 |
0 |
| T4 |
347445 |
347444 |
0 |
0 |
| T8 |
8729 |
8728 |
0 |
0 |
| T9 |
18980 |
18979 |
0 |
0 |
| T10 |
28835 |
28834 |
0 |
0 |
| T11 |
4414 |
4413 |
0 |
0 |
| T12 |
1908 |
1907 |
0 |
0 |
| T13 |
784 |
783 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
57540 |
56721 |
0 |
0 |
|
selKnown1 |
936 |
117 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
57540 |
56721 |
0 |
0 |
| T1 |
89 |
88 |
0 |
0 |
| T2 |
81 |
80 |
0 |
0 |
| T3 |
855 |
854 |
0 |
0 |
| T4 |
154 |
153 |
0 |
0 |
| T8 |
5 |
4 |
0 |
0 |
| T9 |
60 |
59 |
0 |
0 |
| T10 |
73 |
72 |
0 |
0 |
| T11 |
16 |
15 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
0 |
135 |
0 |
0 |
| T15 |
0 |
100 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
936 |
117 |
0 |
0 |
| T5 |
3 |
2 |
0 |
0 |
| T6 |
0 |
3 |
0 |
0 |
| T7 |
0 |
4 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T20 |
0 |
1 |
0 |
0 |
| T21 |
0 |
4 |
0 |
0 |
| T22 |
0 |
1 |
0 |
0 |
| T23 |
0 |
3 |
0 |
0 |
| T24 |
0 |
4 |
0 |
0 |
| T25 |
0 |
3 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
| T27 |
1 |
0 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |