Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
| clk1_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
74142715 |
74141083 |
0 |
0 |
|
selKnown1 |
93220030 |
93218398 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
74142715 |
74141083 |
0 |
0 |
| T1 |
52 |
51 |
0 |
0 |
| T2 |
82 |
81 |
0 |
0 |
| T3 |
101 |
100 |
0 |
0 |
| T4 |
28632 |
28630 |
0 |
0 |
| T5 |
129759 |
129758 |
0 |
0 |
| T6 |
0 |
56917 |
0 |
0 |
| T7 |
0 |
74825 |
0 |
0 |
| T8 |
0 |
59801 |
0 |
0 |
| T10 |
15 |
13 |
0 |
0 |
| T11 |
84 |
82 |
0 |
0 |
| T12 |
69 |
67 |
0 |
0 |
| T13 |
2 |
0 |
0 |
0 |
| T14 |
22 |
20 |
0 |
0 |
| T15 |
1 |
15 |
0 |
0 |
| T16 |
0 |
260279 |
0 |
0 |
| T17 |
0 |
188038 |
0 |
0 |
| T18 |
0 |
210747 |
0 |
0 |
| T19 |
0 |
28722 |
0 |
0 |
| T20 |
0 |
145930 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
93220030 |
93218398 |
0 |
0 |
| T1 |
21606 |
21605 |
0 |
0 |
| T2 |
31164 |
31163 |
0 |
0 |
| T3 |
31775 |
31774 |
0 |
0 |
| T4 |
33374 |
33373 |
0 |
0 |
| T5 |
140005 |
140005 |
0 |
0 |
| T7 |
7 |
6 |
0 |
0 |
| T8 |
5 |
4 |
0 |
0 |
| T9 |
0 |
5 |
0 |
0 |
| T10 |
5590 |
5589 |
0 |
0 |
| T11 |
31301 |
31300 |
0 |
0 |
| T12 |
20877 |
20876 |
0 |
0 |
| T13 |
1735 |
1734 |
0 |
0 |
| T14 |
12360 |
12359 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T23 |
0 |
2 |
0 |
0 |
| T24 |
0 |
4 |
0 |
0 |
| T25 |
0 |
5 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
| T27 |
0 |
4 |
0 |
0 |
| T28 |
0 |
4 |
0 |
0 |
| T29 |
0 |
3 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
| T36 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T4,T5,T6 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
74089742 |
74088926 |
0 |
0 |
|
selKnown1 |
93219071 |
93218255 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
74089742 |
74088926 |
0 |
0 |
| T4 |
28623 |
28622 |
0 |
0 |
| T5 |
129481 |
129481 |
0 |
0 |
| T6 |
0 |
56917 |
0 |
0 |
| T7 |
0 |
74825 |
0 |
0 |
| T8 |
0 |
59801 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T16 |
0 |
260279 |
0 |
0 |
| T17 |
0 |
188038 |
0 |
0 |
| T18 |
0 |
210747 |
0 |
0 |
| T19 |
0 |
28722 |
0 |
0 |
| T20 |
0 |
145930 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
| T22 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
93219071 |
93218255 |
0 |
0 |
| T1 |
21606 |
21605 |
0 |
0 |
| T2 |
31164 |
31163 |
0 |
0 |
| T3 |
31775 |
31774 |
0 |
0 |
| T4 |
33374 |
33373 |
0 |
0 |
| T5 |
140005 |
140005 |
0 |
0 |
| T10 |
5590 |
5589 |
0 |
0 |
| T11 |
31301 |
31300 |
0 |
0 |
| T12 |
20877 |
20876 |
0 |
0 |
| T13 |
1735 |
1734 |
0 |
0 |
| T14 |
12360 |
12359 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
52973 |
52157 |
0 |
0 |
|
selKnown1 |
959 |
143 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
52973 |
52157 |
0 |
0 |
| T1 |
52 |
51 |
0 |
0 |
| T2 |
82 |
81 |
0 |
0 |
| T3 |
101 |
100 |
0 |
0 |
| T4 |
9 |
8 |
0 |
0 |
| T5 |
278 |
277 |
0 |
0 |
| T10 |
14 |
13 |
0 |
0 |
| T11 |
83 |
82 |
0 |
0 |
| T12 |
68 |
67 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
21 |
20 |
0 |
0 |
| T15 |
0 |
15 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
959 |
143 |
0 |
0 |
| T7 |
7 |
6 |
0 |
0 |
| T8 |
5 |
4 |
0 |
0 |
| T9 |
0 |
5 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T23 |
0 |
2 |
0 |
0 |
| T24 |
0 |
4 |
0 |
0 |
| T25 |
0 |
5 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
| T27 |
0 |
4 |
0 |
0 |
| T28 |
0 |
4 |
0 |
0 |
| T29 |
0 |
3 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
| T36 |
1 |
0 |
0 |
0 |