Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
| clk1_i |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
80829122 |
80827488 |
0 |
0 |
|
selKnown1 |
106616292 |
106614658 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
80829122 |
80827488 |
0 |
0 |
| T2 |
125748 |
125746 |
0 |
0 |
| T3 |
74 |
72 |
0 |
0 |
| T4 |
28559 |
28557 |
0 |
0 |
| T5 |
176248 |
176246 |
0 |
0 |
| T6 |
0 |
71030 |
0 |
0 |
| T7 |
0 |
14192 |
0 |
0 |
| T11 |
140993 |
140992 |
0 |
0 |
| T12 |
8 |
6 |
0 |
0 |
| T13 |
2 |
0 |
0 |
0 |
| T14 |
2 |
0 |
0 |
0 |
| T15 |
56073 |
56071 |
0 |
0 |
| T16 |
73 |
71 |
0 |
0 |
| T17 |
0 |
91 |
0 |
0 |
| T18 |
0 |
96 |
0 |
0 |
| T19 |
0 |
148913 |
0 |
0 |
| T20 |
0 |
224893 |
0 |
0 |
| T21 |
0 |
158579 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
106616292 |
106614658 |
0 |
0 |
| T1 |
1728 |
1727 |
0 |
0 |
| T2 |
76756 |
76755 |
0 |
0 |
| T3 |
23110 |
23109 |
0 |
0 |
| T4 |
21002 |
21001 |
0 |
0 |
| T5 |
154085 |
154084 |
0 |
0 |
| T6 |
5 |
4 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T10 |
0 |
3 |
0 |
0 |
| T11 |
253805 |
253805 |
0 |
0 |
| T12 |
26973 |
26972 |
0 |
0 |
| T13 |
1115 |
1114 |
0 |
0 |
| T14 |
2049 |
2048 |
0 |
0 |
| T15 |
79315 |
79314 |
0 |
0 |
| T22 |
0 |
2 |
0 |
0 |
| T23 |
0 |
4 |
0 |
0 |
| T24 |
0 |
3 |
0 |
0 |
| T25 |
0 |
3 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T27 |
0 |
2 |
0 |
0 |
| T28 |
0 |
6 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
| T36 |
1 |
0 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T4,T5 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T2,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
80772554 |
80771737 |
0 |
0 |
|
selKnown1 |
106615367 |
106614550 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
80772554 |
80771737 |
0 |
0 |
| T2 |
125742 |
125741 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
28549 |
28548 |
0 |
0 |
| T5 |
176170 |
176169 |
0 |
0 |
| T6 |
0 |
71030 |
0 |
0 |
| T7 |
0 |
14192 |
0 |
0 |
| T11 |
140131 |
140131 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
56054 |
56053 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T19 |
0 |
148913 |
0 |
0 |
| T20 |
0 |
224893 |
0 |
0 |
| T21 |
0 |
158579 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
106615367 |
106614550 |
0 |
0 |
| T1 |
1728 |
1727 |
0 |
0 |
| T2 |
76756 |
76755 |
0 |
0 |
| T3 |
23110 |
23109 |
0 |
0 |
| T4 |
21002 |
21001 |
0 |
0 |
| T5 |
154085 |
154084 |
0 |
0 |
| T11 |
253805 |
253805 |
0 |
0 |
| T12 |
26973 |
26972 |
0 |
0 |
| T13 |
1115 |
1114 |
0 |
0 |
| T14 |
2049 |
2048 |
0 |
0 |
| T15 |
79315 |
79314 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
56568 |
55751 |
0 |
0 |
|
selKnown1 |
925 |
108 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
56568 |
55751 |
0 |
0 |
| T2 |
6 |
5 |
0 |
0 |
| T3 |
73 |
72 |
0 |
0 |
| T4 |
10 |
9 |
0 |
0 |
| T5 |
78 |
77 |
0 |
0 |
| T11 |
862 |
861 |
0 |
0 |
| T12 |
7 |
6 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
19 |
18 |
0 |
0 |
| T16 |
72 |
71 |
0 |
0 |
| T17 |
0 |
91 |
0 |
0 |
| T18 |
0 |
96 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
925 |
108 |
0 |
0 |
| T6 |
5 |
4 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T10 |
0 |
3 |
0 |
0 |
| T22 |
0 |
2 |
0 |
0 |
| T23 |
0 |
4 |
0 |
0 |
| T24 |
0 |
3 |
0 |
0 |
| T25 |
0 |
3 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T27 |
0 |
2 |
0 |
0 |
| T28 |
0 |
6 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
| T36 |
1 |
0 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |