Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
| clk1_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
85871270 |
85869640 |
0 |
0 |
|
selKnown1 |
113417841 |
113416211 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
85871270 |
85869640 |
0 |
0 |
| T1 |
14 |
13 |
0 |
0 |
| T2 |
88 |
87 |
0 |
0 |
| T3 |
153834 |
153832 |
0 |
0 |
| T4 |
191606 |
191604 |
0 |
0 |
| T5 |
66574 |
66572 |
0 |
0 |
| T6 |
0 |
22247 |
0 |
0 |
| T9 |
71 |
69 |
0 |
0 |
| T10 |
2 |
0 |
0 |
0 |
| T11 |
62 |
60 |
0 |
0 |
| T12 |
12 |
10 |
0 |
0 |
| T13 |
86 |
84 |
0 |
0 |
| T14 |
1 |
84 |
0 |
0 |
| T15 |
0 |
37264 |
0 |
0 |
| T16 |
0 |
6721 |
0 |
0 |
| T17 |
0 |
42587 |
0 |
0 |
| T18 |
0 |
142508 |
0 |
0 |
| T19 |
0 |
314849 |
0 |
0 |
| T20 |
0 |
246293 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
113417841 |
113416211 |
0 |
0 |
| T1 |
7872 |
7871 |
0 |
0 |
| T2 |
57043 |
57042 |
0 |
0 |
| T3 |
159921 |
159920 |
0 |
0 |
| T4 |
207708 |
207707 |
0 |
0 |
| T5 |
43723 |
43722 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
6 |
5 |
0 |
0 |
| T8 |
0 |
2 |
0 |
0 |
| T9 |
25420 |
25419 |
0 |
0 |
| T10 |
1833 |
1832 |
0 |
0 |
| T11 |
41801 |
41800 |
0 |
0 |
| T12 |
6045 |
6044 |
0 |
0 |
| T13 |
35659 |
35658 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T22 |
0 |
2 |
0 |
0 |
| T23 |
0 |
5 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T25 |
0 |
5 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
| T27 |
0 |
3 |
0 |
0 |
| T28 |
0 |
2 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T3,T4,T5 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T3,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
85811403 |
85810588 |
0 |
0 |
|
selKnown1 |
113416904 |
113416089 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
85811403 |
85810588 |
0 |
0 |
| T3 |
153767 |
153766 |
0 |
0 |
| T4 |
191395 |
191394 |
0 |
0 |
| T5 |
66559 |
66558 |
0 |
0 |
| T6 |
0 |
22247 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
0 |
37264 |
0 |
0 |
| T16 |
0 |
6721 |
0 |
0 |
| T17 |
0 |
42587 |
0 |
0 |
| T18 |
0 |
142508 |
0 |
0 |
| T19 |
0 |
314849 |
0 |
0 |
| T20 |
0 |
246293 |
0 |
0 |
| T21 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
113416904 |
113416089 |
0 |
0 |
| T1 |
7872 |
7871 |
0 |
0 |
| T2 |
57043 |
57042 |
0 |
0 |
| T3 |
159921 |
159920 |
0 |
0 |
| T4 |
207708 |
207707 |
0 |
0 |
| T5 |
43723 |
43722 |
0 |
0 |
| T9 |
25420 |
25419 |
0 |
0 |
| T10 |
1833 |
1832 |
0 |
0 |
| T11 |
41801 |
41800 |
0 |
0 |
| T12 |
6045 |
6044 |
0 |
0 |
| T13 |
35659 |
35658 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
59867 |
59052 |
0 |
0 |
|
selKnown1 |
937 |
122 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
59867 |
59052 |
0 |
0 |
| T1 |
14 |
13 |
0 |
0 |
| T2 |
88 |
87 |
0 |
0 |
| T3 |
67 |
66 |
0 |
0 |
| T4 |
211 |
210 |
0 |
0 |
| T5 |
15 |
14 |
0 |
0 |
| T9 |
70 |
69 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
61 |
60 |
0 |
0 |
| T12 |
11 |
10 |
0 |
0 |
| T13 |
85 |
84 |
0 |
0 |
| T14 |
0 |
84 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
937 |
122 |
0 |
0 |
| T6 |
2 |
1 |
0 |
0 |
| T7 |
6 |
5 |
0 |
0 |
| T8 |
0 |
2 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
| T22 |
0 |
2 |
0 |
0 |
| T23 |
0 |
5 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T25 |
0 |
5 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
| T27 |
0 |
3 |
0 |
0 |
| T28 |
0 |
2 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |