Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
| clk1_i |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
75521793 |
75520161 |
0 |
0 |
|
selKnown1 |
102828900 |
102827268 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
75521793 |
75520161 |
0 |
0 |
| T1 |
74569 |
74567 |
0 |
0 |
| T2 |
219108 |
219106 |
0 |
0 |
| T3 |
10 |
8 |
0 |
0 |
| T4 |
7394 |
7392 |
0 |
0 |
| T5 |
0 |
38108 |
0 |
0 |
| T6 |
0 |
45319 |
0 |
0 |
| T9 |
10 |
8 |
0 |
0 |
| T10 |
91 |
89 |
0 |
0 |
| T11 |
14 |
12 |
0 |
0 |
| T12 |
52293 |
52291 |
0 |
0 |
| T13 |
17 |
15 |
0 |
0 |
| T14 |
14 |
12 |
0 |
0 |
| T15 |
0 |
11 |
0 |
0 |
| T16 |
0 |
165505 |
0 |
0 |
| T17 |
0 |
66437 |
0 |
0 |
| T18 |
0 |
316328 |
0 |
0 |
| T19 |
0 |
194296 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
102828900 |
102827268 |
0 |
0 |
| T1 |
87644 |
87643 |
0 |
0 |
| T2 |
222688 |
222687 |
0 |
0 |
| T3 |
2967 |
2966 |
0 |
0 |
| T4 |
5654 |
5653 |
0 |
0 |
| T5 |
4 |
3 |
0 |
0 |
| T7 |
0 |
2 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T9 |
35344 |
35343 |
0 |
0 |
| T10 |
40225 |
40224 |
0 |
0 |
| T11 |
6479 |
6478 |
0 |
0 |
| T12 |
53512 |
53511 |
0 |
0 |
| T13 |
6064 |
6063 |
0 |
0 |
| T14 |
3493 |
3492 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T20 |
0 |
5 |
0 |
0 |
| T21 |
0 |
1 |
0 |
0 |
| T22 |
0 |
1 |
0 |
0 |
| T23 |
0 |
2 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T25 |
0 |
3 |
0 |
0 |
| T26 |
0 |
4 |
0 |
0 |
| T27 |
1 |
0 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T4 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T4 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
75466590 |
75465774 |
0 |
0 |
|
selKnown1 |
102827957 |
102827141 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
75466590 |
75465774 |
0 |
0 |
| T1 |
74563 |
74562 |
0 |
0 |
| T2 |
218999 |
218998 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
7393 |
7392 |
0 |
0 |
| T5 |
0 |
38108 |
0 |
0 |
| T6 |
0 |
45319 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
52279 |
52278 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T16 |
0 |
165505 |
0 |
0 |
| T17 |
0 |
66437 |
0 |
0 |
| T18 |
0 |
316328 |
0 |
0 |
| T19 |
0 |
194296 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
102827957 |
102827141 |
0 |
0 |
| T1 |
87644 |
87643 |
0 |
0 |
| T2 |
222688 |
222687 |
0 |
0 |
| T3 |
2967 |
2966 |
0 |
0 |
| T4 |
5654 |
5653 |
0 |
0 |
| T9 |
35344 |
35343 |
0 |
0 |
| T10 |
40225 |
40224 |
0 |
0 |
| T11 |
6479 |
6478 |
0 |
0 |
| T12 |
53512 |
53511 |
0 |
0 |
| T13 |
6064 |
6063 |
0 |
0 |
| T14 |
3493 |
3492 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
55203 |
54387 |
0 |
0 |
|
selKnown1 |
943 |
127 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
55203 |
54387 |
0 |
0 |
| T1 |
6 |
5 |
0 |
0 |
| T2 |
109 |
108 |
0 |
0 |
| T3 |
9 |
8 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T9 |
9 |
8 |
0 |
0 |
| T10 |
90 |
89 |
0 |
0 |
| T11 |
13 |
12 |
0 |
0 |
| T12 |
14 |
13 |
0 |
0 |
| T13 |
16 |
15 |
0 |
0 |
| T14 |
13 |
12 |
0 |
0 |
| T15 |
0 |
11 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
943 |
127 |
0 |
0 |
| T5 |
4 |
3 |
0 |
0 |
| T7 |
0 |
2 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T20 |
0 |
5 |
0 |
0 |
| T21 |
0 |
1 |
0 |
0 |
| T22 |
0 |
1 |
0 |
0 |
| T23 |
0 |
2 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T25 |
0 |
3 |
0 |
0 |
| T26 |
0 |
4 |
0 |
0 |
| T27 |
1 |
0 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |