Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T1,T3,T6 |
Yes |
T1,T3,T6 |
INPUT |
| clk1_i |
Yes |
Yes |
T1,T3,T6 |
Yes |
T1,T3,T6 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T1,T3,T6 |
Yes |
T1,T3,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
73070350 |
73068718 |
0 |
0 |
|
selKnown1 |
94859375 |
94857743 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
73070350 |
73068718 |
0 |
0 |
| T1 |
88508 |
88507 |
0 |
0 |
| T2 |
15 |
13 |
0 |
0 |
| T3 |
17525 |
17523 |
0 |
0 |
| T4 |
100 |
98 |
0 |
0 |
| T5 |
68 |
66 |
0 |
0 |
| T6 |
60168 |
60166 |
0 |
0 |
| T7 |
0 |
11380 |
0 |
0 |
| T10 |
71 |
69 |
0 |
0 |
| T11 |
63 |
61 |
0 |
0 |
| T12 |
90 |
88 |
0 |
0 |
| T13 |
163810 |
163808 |
0 |
0 |
| T14 |
0 |
225830 |
0 |
0 |
| T15 |
0 |
6 |
0 |
0 |
| T16 |
0 |
596152 |
0 |
0 |
| T17 |
0 |
173573 |
0 |
0 |
| T18 |
0 |
39852 |
0 |
0 |
| T19 |
0 |
237937 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
94859375 |
94857743 |
0 |
0 |
| T1 |
64519 |
64518 |
0 |
0 |
| T2 |
4351 |
4350 |
0 |
0 |
| T3 |
9943 |
9942 |
0 |
0 |
| T4 |
33114 |
33113 |
0 |
0 |
| T5 |
28349 |
28348 |
0 |
0 |
| T6 |
44208 |
44207 |
0 |
0 |
| T7 |
2 |
1 |
0 |
0 |
| T8 |
4 |
3 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T10 |
27705 |
27704 |
0 |
0 |
| T11 |
24664 |
24663 |
0 |
0 |
| T12 |
32695 |
32694 |
0 |
0 |
| T13 |
226633 |
226632 |
0 |
0 |
| T18 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T21 |
0 |
1 |
0 |
0 |
| T22 |
0 |
1 |
0 |
0 |
| T23 |
0 |
3 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T25 |
0 |
4 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
| T27 |
0 |
5 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T3,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T3,T6 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
73016767 |
73015951 |
0 |
0 |
|
selKnown1 |
94858444 |
94857628 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
73016767 |
73015951 |
0 |
0 |
| T1 |
88508 |
88507 |
0 |
0 |
| T2 |
1 |
0 |
0 |
0 |
| T3 |
17524 |
17523 |
0 |
0 |
| T4 |
1 |
0 |
0 |
0 |
| T5 |
1 |
0 |
0 |
0 |
| T6 |
60147 |
60146 |
0 |
0 |
| T7 |
0 |
11380 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
163750 |
163749 |
0 |
0 |
| T14 |
0 |
225747 |
0 |
0 |
| T16 |
0 |
596152 |
0 |
0 |
| T17 |
0 |
173573 |
0 |
0 |
| T18 |
0 |
39852 |
0 |
0 |
| T19 |
0 |
237937 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
94858444 |
94857628 |
0 |
0 |
| T1 |
64519 |
64518 |
0 |
0 |
| T2 |
4351 |
4350 |
0 |
0 |
| T3 |
9943 |
9942 |
0 |
0 |
| T4 |
33114 |
33113 |
0 |
0 |
| T5 |
28349 |
28348 |
0 |
0 |
| T6 |
44208 |
44207 |
0 |
0 |
| T10 |
27705 |
27704 |
0 |
0 |
| T11 |
24664 |
24663 |
0 |
0 |
| T12 |
32695 |
32694 |
0 |
0 |
| T13 |
226633 |
226632 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
53583 |
52767 |
0 |
0 |
|
selKnown1 |
931 |
115 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
53583 |
52767 |
0 |
0 |
| T2 |
14 |
13 |
0 |
0 |
| T3 |
1 |
0 |
0 |
0 |
| T4 |
99 |
98 |
0 |
0 |
| T5 |
67 |
66 |
0 |
0 |
| T6 |
21 |
20 |
0 |
0 |
| T10 |
70 |
69 |
0 |
0 |
| T11 |
62 |
61 |
0 |
0 |
| T12 |
89 |
88 |
0 |
0 |
| T13 |
60 |
59 |
0 |
0 |
| T14 |
0 |
83 |
0 |
0 |
| T15 |
0 |
6 |
0 |
0 |
| T20 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
931 |
115 |
0 |
0 |
| T7 |
2 |
1 |
0 |
0 |
| T8 |
4 |
3 |
0 |
0 |
| T9 |
0 |
2 |
0 |
0 |
| T18 |
1 |
0 |
0 |
0 |
| T19 |
1 |
0 |
0 |
0 |
| T21 |
0 |
1 |
0 |
0 |
| T22 |
0 |
1 |
0 |
0 |
| T23 |
0 |
3 |
0 |
0 |
| T24 |
0 |
1 |
0 |
0 |
| T25 |
0 |
4 |
0 |
0 |
| T26 |
0 |
2 |
0 |
0 |
| T27 |
0 |
5 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |