Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T2,T5,T6 |
Yes |
T2,T5,T6 |
INPUT |
clk1_i |
Yes |
Yes |
T2,T5,T6 |
Yes |
T2,T5,T6 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T2,T5,T6 |
Yes |
T2,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
68138636 |
68137008 |
0 |
0 |
selKnown1 |
93454872 |
93453244 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68138636 |
68137008 |
0 |
0 |
T1 |
19 |
18 |
0 |
0 |
T2 |
144136 |
144134 |
0 |
0 |
T3 |
2 |
0 |
0 |
0 |
T4 |
53 |
51 |
0 |
0 |
T5 |
39126 |
39124 |
0 |
0 |
T6 |
0 |
51935 |
0 |
0 |
T7 |
0 |
3549 |
0 |
0 |
T8 |
0 |
41158 |
0 |
0 |
T11 |
2 |
0 |
0 |
0 |
T12 |
2 |
0 |
0 |
0 |
T13 |
2 |
0 |
0 |
0 |
T14 |
77 |
75 |
0 |
0 |
T15 |
14 |
12 |
0 |
0 |
T16 |
1 |
68 |
0 |
0 |
T17 |
0 |
60 |
0 |
0 |
T18 |
0 |
69 |
0 |
0 |
T19 |
0 |
57 |
0 |
0 |
T20 |
0 |
286981 |
0 |
0 |
T21 |
0 |
456899 |
0 |
0 |
T22 |
0 |
44665 |
0 |
0 |
T23 |
0 |
258401 |
0 |
0 |
T24 |
0 |
127685 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93454872 |
93453244 |
0 |
0 |
T1 |
7650 |
7649 |
0 |
0 |
T2 |
85855 |
85854 |
0 |
0 |
T3 |
1663 |
1662 |
0 |
0 |
T4 |
17759 |
17758 |
0 |
0 |
T5 |
57943 |
57942 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T11 |
1100 |
1099 |
0 |
0 |
T12 |
1749 |
1748 |
0 |
0 |
T13 |
1905 |
1904 |
0 |
0 |
T14 |
29504 |
29503 |
0 |
0 |
T15 |
12054 |
12053 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
68084864 |
68084050 |
0 |
0 |
selKnown1 |
93453953 |
93453139 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
68084864 |
68084050 |
0 |
0 |
T2 |
144070 |
144069 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
39115 |
39114 |
0 |
0 |
T6 |
0 |
51935 |
0 |
0 |
T7 |
0 |
3549 |
0 |
0 |
T8 |
0 |
41158 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T20 |
0 |
286981 |
0 |
0 |
T21 |
0 |
456899 |
0 |
0 |
T22 |
0 |
44665 |
0 |
0 |
T23 |
0 |
258401 |
0 |
0 |
T24 |
0 |
127685 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93453953 |
93453139 |
0 |
0 |
T1 |
7650 |
7649 |
0 |
0 |
T2 |
85855 |
85854 |
0 |
0 |
T3 |
1663 |
1662 |
0 |
0 |
T4 |
17759 |
17758 |
0 |
0 |
T5 |
57943 |
57942 |
0 |
0 |
T11 |
1100 |
1099 |
0 |
0 |
T12 |
1749 |
1748 |
0 |
0 |
T13 |
1905 |
1904 |
0 |
0 |
T14 |
29504 |
29503 |
0 |
0 |
T15 |
12054 |
12053 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
53772 |
52958 |
0 |
0 |
selKnown1 |
919 |
105 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
53772 |
52958 |
0 |
0 |
T1 |
19 |
18 |
0 |
0 |
T2 |
66 |
65 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
52 |
51 |
0 |
0 |
T5 |
11 |
10 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
76 |
75 |
0 |
0 |
T15 |
13 |
12 |
0 |
0 |
T16 |
0 |
68 |
0 |
0 |
T17 |
0 |
60 |
0 |
0 |
T18 |
0 |
69 |
0 |
0 |
T19 |
0 |
57 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
919 |
105 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T9 |
0 |
2 |
0 |
0 |
T10 |
0 |
4 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T30 |
0 |
2 |
0 |
0 |
T31 |
0 |
3 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |