Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
clk1_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
65849066 |
65847440 |
0 |
0 |
selKnown1 |
95909875 |
95908249 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
65849066 |
65847440 |
0 |
0 |
T2 |
101 |
100 |
0 |
0 |
T3 |
13 |
12 |
0 |
0 |
T4 |
5 |
4 |
0 |
0 |
T5 |
3633 |
3631 |
0 |
0 |
T6 |
44719 |
44737 |
0 |
0 |
T7 |
152577 |
152576 |
0 |
0 |
T12 |
65 |
64 |
0 |
0 |
T13 |
6 |
5 |
0 |
0 |
T14 |
15 |
14 |
0 |
0 |
T15 |
54 |
53 |
0 |
0 |
T16 |
54 |
53 |
0 |
0 |
T17 |
19 |
18 |
0 |
0 |
T18 |
51258 |
51257 |
0 |
0 |
T19 |
51906 |
51905 |
0 |
0 |
T20 |
0 |
160561 |
0 |
0 |
T21 |
0 |
149376 |
0 |
0 |
T22 |
0 |
235713 |
0 |
0 |
T23 |
0 |
131695 |
0 |
0 |
T24 |
0 |
179108 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
95909875 |
95908249 |
0 |
0 |
T1 |
1921 |
1920 |
0 |
0 |
T2 |
44809 |
44808 |
0 |
0 |
T3 |
5394 |
5393 |
0 |
0 |
T4 |
2576 |
2575 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
38423 |
38422 |
0 |
0 |
T13 |
2852 |
2851 |
0 |
0 |
T14 |
4709 |
4708 |
0 |
0 |
T15 |
25979 |
25978 |
0 |
0 |
T16 |
18817 |
18816 |
0 |
0 |
T17 |
6150 |
6149 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
5 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T42 |
1 |
0 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T6,T7 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
65794043 |
65793230 |
0 |
0 |
selKnown1 |
95908968 |
95908155 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
65794043 |
65793230 |
0 |
0 |
T5 |
3632 |
3631 |
0 |
0 |
T6 |
44719 |
44718 |
0 |
0 |
T7 |
152577 |
152576 |
0 |
0 |
T18 |
51258 |
51257 |
0 |
0 |
T19 |
51906 |
51905 |
0 |
0 |
T20 |
0 |
160561 |
0 |
0 |
T21 |
0 |
149376 |
0 |
0 |
T22 |
0 |
235713 |
0 |
0 |
T23 |
0 |
131695 |
0 |
0 |
T24 |
0 |
179108 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
95908968 |
95908155 |
0 |
0 |
T1 |
1921 |
1920 |
0 |
0 |
T2 |
44809 |
44808 |
0 |
0 |
T3 |
5394 |
5393 |
0 |
0 |
T4 |
2576 |
2575 |
0 |
0 |
T12 |
38423 |
38422 |
0 |
0 |
T13 |
2852 |
2851 |
0 |
0 |
T14 |
4709 |
4708 |
0 |
0 |
T15 |
25979 |
25978 |
0 |
0 |
T16 |
18817 |
18816 |
0 |
0 |
T17 |
6150 |
6149 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
55023 |
54210 |
0 |
0 |
selKnown1 |
907 |
94 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
55023 |
54210 |
0 |
0 |
T2 |
101 |
100 |
0 |
0 |
T3 |
13 |
12 |
0 |
0 |
T4 |
5 |
4 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
0 |
19 |
0 |
0 |
T12 |
65 |
64 |
0 |
0 |
T13 |
6 |
5 |
0 |
0 |
T14 |
15 |
14 |
0 |
0 |
T15 |
54 |
53 |
0 |
0 |
T16 |
54 |
53 |
0 |
0 |
T17 |
19 |
18 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
907 |
94 |
0 |
0 |
T8 |
2 |
1 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
2 |
0 |
0 |
T32 |
0 |
2 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
5 |
0 |
0 |
T35 |
0 |
3 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T40 |
1 |
0 |
0 |
0 |
T41 |
1 |
0 |
0 |
0 |
T42 |
1 |
0 |
0 |
0 |
T43 |
1 |
0 |
0 |
0 |
T44 |
1 |
0 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |