Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
clk1_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
73001029 |
72999411 |
0 |
0 |
selKnown1 |
97812874 |
97811256 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73001029 |
72999411 |
0 |
0 |
T3 |
87 |
86 |
0 |
0 |
T4 |
16 |
15 |
0 |
0 |
T5 |
27667 |
27665 |
0 |
0 |
T6 |
127936 |
127934 |
0 |
0 |
T7 |
20166 |
20165 |
0 |
0 |
T8 |
0 |
23326 |
0 |
0 |
T11 |
86 |
84 |
0 |
0 |
T12 |
80 |
78 |
0 |
0 |
T13 |
15 |
13 |
0 |
0 |
T14 |
78 |
76 |
0 |
0 |
T15 |
15 |
13 |
0 |
0 |
T16 |
76 |
74 |
0 |
0 |
T17 |
0 |
207854 |
0 |
0 |
T18 |
0 |
62749 |
0 |
0 |
T19 |
0 |
38545 |
0 |
0 |
T20 |
0 |
283371 |
0 |
0 |
T21 |
0 |
567984 |
0 |
0 |
T22 |
0 |
49208 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97812874 |
97811256 |
0 |
0 |
T1 |
1185 |
1184 |
0 |
0 |
T2 |
1090 |
1089 |
0 |
0 |
T3 |
36502 |
36501 |
0 |
0 |
T4 |
8308 |
8307 |
0 |
0 |
T5 |
18700 |
18699 |
0 |
0 |
T8 |
3 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T11 |
25423 |
25422 |
0 |
0 |
T12 |
41552 |
41551 |
0 |
0 |
T13 |
7117 |
7116 |
0 |
0 |
T14 |
25821 |
25820 |
0 |
0 |
T15 |
6281 |
6280 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T30 |
0 |
3 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T5,T6,T7 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
72948875 |
72948066 |
0 |
0 |
selKnown1 |
97811936 |
97811127 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
72948875 |
72948066 |
0 |
0 |
T5 |
27655 |
27654 |
0 |
0 |
T6 |
127885 |
127884 |
0 |
0 |
T7 |
20166 |
20165 |
0 |
0 |
T8 |
0 |
23326 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
0 |
207854 |
0 |
0 |
T18 |
0 |
62749 |
0 |
0 |
T19 |
0 |
38545 |
0 |
0 |
T20 |
0 |
283371 |
0 |
0 |
T21 |
0 |
567984 |
0 |
0 |
T22 |
0 |
49208 |
0 |
0 |
T23 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97811936 |
97811127 |
0 |
0 |
T1 |
1185 |
1184 |
0 |
0 |
T2 |
1090 |
1089 |
0 |
0 |
T3 |
36502 |
36501 |
0 |
0 |
T4 |
8308 |
8307 |
0 |
0 |
T5 |
18700 |
18699 |
0 |
0 |
T11 |
25423 |
25422 |
0 |
0 |
T12 |
41552 |
41551 |
0 |
0 |
T13 |
7117 |
7116 |
0 |
0 |
T14 |
25821 |
25820 |
0 |
0 |
T15 |
6281 |
6280 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
52154 |
51345 |
0 |
0 |
selKnown1 |
938 |
129 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52154 |
51345 |
0 |
0 |
T3 |
87 |
86 |
0 |
0 |
T4 |
16 |
15 |
0 |
0 |
T5 |
12 |
11 |
0 |
0 |
T6 |
51 |
50 |
0 |
0 |
T11 |
85 |
84 |
0 |
0 |
T12 |
79 |
78 |
0 |
0 |
T13 |
14 |
13 |
0 |
0 |
T14 |
77 |
76 |
0 |
0 |
T15 |
14 |
13 |
0 |
0 |
T16 |
75 |
74 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
938 |
129 |
0 |
0 |
T8 |
3 |
2 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
3 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T30 |
0 |
3 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |