Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_dmi_jtag.i_dmi_jtag_tap.i_tck_inv.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
75.00 75.00 gen_scan.i_dft_tck_mux


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.u_rst_mux.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
75.00 75.00 u_rst_mux


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_clock_mux2


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_rst_n_mux2


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_clock_mux2
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Module : prim_generic_clock_mux2
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Toggle Coverage for Module : prim_generic_clock_mux2
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T5,T6,T7 Yes T5,T6,T7 INPUT
clk1_i Yes Yes T5,T6,T7 Yes T5,T6,T7 INPUT
sel_i No No No INPUT
clk_o Yes Yes T5,T6,T7 Yes T5,T6,T7 OUTPUT


Assert Coverage for Module : prim_generic_clock_mux2
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 73001029 72999411 0 0
selKnown1 97812874 97811256 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 73001029 72999411 0 0
T3 87 86 0 0
T4 16 15 0 0
T5 27667 27665 0 0
T6 127936 127934 0 0
T7 20166 20165 0 0
T8 0 23326 0 0
T11 86 84 0 0
T12 80 78 0 0
T13 15 13 0 0
T14 78 76 0 0
T15 15 13 0 0
T16 76 74 0 0
T17 0 207854 0 0
T18 0 62749 0 0
T19 0 38545 0 0
T20 0 283371 0 0
T21 0 567984 0 0
T22 0 49208 0 0
T23 1 0 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 97812874 97811256 0 0
T1 1185 1184 0 0
T2 1090 1089 0 0
T3 36502 36501 0 0
T4 8308 8307 0 0
T5 18700 18699 0 0
T8 3 2 0 0
T9 0 1 0 0
T10 0 3 0 0
T11 25423 25422 0 0
T12 41552 41551 0 0
T13 7117 7116 0 0
T14 25821 25820 0 0
T15 6281 6280 0 0
T19 1 0 0 0
T20 1 0 0 0
T24 0 4 0 0
T25 0 2 0 0
T26 0 2 0 0
T27 0 1 0 0
T28 0 2 0 0
T29 0 1 0 0
T30 0 3 0 0
T31 1 0 0 0
T32 1 0 0 0
T33 1 0 0 0
T34 1 0 0 0
T35 1 0 0 0
T36 1 0 0 0
T37 1 0 0 0

Toggle Coverage for Instance : tb.dut.u_dmi_jtag.i_dmi_jtag_tap.i_tck_inv.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T5,T6,T7 Yes T5,T6,T7 INPUT
clk1_i Yes Yes T5,T6,T7 Yes T5,T6,T7 INPUT
sel_i No No No INPUT
clk_o Yes Yes T5,T6,T7 Yes T5,T6,T7 OUTPUT

Toggle Coverage for Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.u_rst_mux.gen_generic.u_impl_generic
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T5,T6,T7 Yes T5,T6,T7 INPUT
clk1_i Yes Yes T8,T9,T10 Yes T8,T9,T10 INPUT
sel_i No No No INPUT
clk_o Yes Yes T5,T6,T7 Yes T5,T6,T7 OUTPUT

Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT5,T6,T7
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT5,T6,T7
11CoveredT1,T2,T3

Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 72948875 72948066 0 0
selKnown1 97811936 97811127 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 72948875 72948066 0 0
T5 27655 27654 0 0
T6 127885 127884 0 0
T7 20166 20165 0 0
T8 0 23326 0 0
T11 1 0 0 0
T12 1 0 0 0
T13 1 0 0 0
T14 1 0 0 0
T15 1 0 0 0
T16 1 0 0 0
T17 0 207854 0 0
T18 0 62749 0 0
T19 0 38545 0 0
T20 0 283371 0 0
T21 0 567984 0 0
T22 0 49208 0 0
T23 1 0 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 97811936 97811127 0 0
T1 1185 1184 0 0
T2 1090 1089 0 0
T3 36502 36501 0 0
T4 8308 8307 0 0
T5 18700 18699 0 0
T11 25423 25422 0 0
T12 41552 41551 0 0
T13 7117 7116 0 0
T14 25821 25820 0 0
T15 6281 6280 0 0

Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 52154 51345 0 0
selKnown1 938 129 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 52154 51345 0 0
T3 87 86 0 0
T4 16 15 0 0
T5 12 11 0 0
T6 51 50 0 0
T11 85 84 0 0
T12 79 78 0 0
T13 14 13 0 0
T14 77 76 0 0
T15 14 13 0 0
T16 75 74 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 938 129 0 0
T8 3 2 0 0
T9 0 1 0 0
T10 0 3 0 0
T19 1 0 0 0
T20 1 0 0 0
T24 0 4 0 0
T25 0 2 0 0
T26 0 2 0 0
T27 0 1 0 0
T28 0 2 0 0
T29 0 1 0 0
T30 0 3 0 0
T31 1 0 0 0
T32 1 0 0 0
T33 1 0 0 0
T34 1 0 0 0
T35 1 0 0 0
T36 1 0 0 0
T37 1 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%