Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T6,T7,T8 |
Yes |
T6,T7,T8 |
INPUT |
clk1_i |
Yes |
Yes |
T6,T7,T8 |
Yes |
T6,T7,T8 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T6,T7,T8 |
Yes |
T6,T7,T8 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
75526595 |
75524961 |
0 |
0 |
selKnown1 |
96898040 |
96896406 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
75526595 |
75524961 |
0 |
0 |
T2 |
100 |
99 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
69 |
68 |
0 |
0 |
T5 |
78 |
77 |
0 |
0 |
T6 |
25134 |
25132 |
0 |
0 |
T7 |
61897 |
61896 |
0 |
0 |
T8 |
0 |
148138 |
0 |
0 |
T9 |
0 |
61802 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
70 |
68 |
0 |
0 |
T15 |
82 |
80 |
0 |
0 |
T16 |
84 |
82 |
0 |
0 |
T17 |
1 |
15 |
0 |
0 |
T18 |
1 |
5 |
0 |
0 |
T19 |
1 |
71 |
0 |
0 |
T20 |
0 |
201792 |
0 |
0 |
T21 |
0 |
238709 |
0 |
0 |
T22 |
0 |
216641 |
0 |
0 |
T23 |
0 |
23718 |
0 |
0 |
T24 |
0 |
24775 |
0 |
0 |
T25 |
0 |
49210 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96898040 |
96896406 |
0 |
0 |
T1 |
1510 |
1509 |
0 |
0 |
T2 |
56258 |
56257 |
0 |
0 |
T3 |
1535 |
1534 |
0 |
0 |
T4 |
23587 |
23586 |
0 |
0 |
T5 |
23881 |
23880 |
0 |
0 |
T6 |
65992 |
65991 |
0 |
0 |
T7 |
4 |
3 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T11 |
0 |
6 |
0 |
0 |
T12 |
1752 |
1751 |
0 |
0 |
T13 |
1272 |
1271 |
0 |
0 |
T14 |
26565 |
26564 |
0 |
0 |
T15 |
33750 |
33749 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T32 |
0 |
5 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T7,T8 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T6,T7,T8 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
75469778 |
75468961 |
0 |
0 |
selKnown1 |
96897113 |
96896296 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
75469778 |
75468961 |
0 |
0 |
T6 |
24984 |
24983 |
0 |
0 |
T7 |
61897 |
61896 |
0 |
0 |
T8 |
0 |
148138 |
0 |
0 |
T9 |
0 |
61802 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
0 |
201792 |
0 |
0 |
T21 |
0 |
238709 |
0 |
0 |
T22 |
0 |
216641 |
0 |
0 |
T23 |
0 |
23718 |
0 |
0 |
T24 |
0 |
24775 |
0 |
0 |
T25 |
0 |
49210 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
96897113 |
96896296 |
0 |
0 |
T1 |
1510 |
1509 |
0 |
0 |
T2 |
56258 |
56257 |
0 |
0 |
T3 |
1535 |
1534 |
0 |
0 |
T4 |
23587 |
23586 |
0 |
0 |
T5 |
23881 |
23880 |
0 |
0 |
T6 |
65992 |
65991 |
0 |
0 |
T12 |
1752 |
1751 |
0 |
0 |
T13 |
1272 |
1271 |
0 |
0 |
T14 |
26565 |
26564 |
0 |
0 |
T15 |
33750 |
33749 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
56817 |
56000 |
0 |
0 |
selKnown1 |
927 |
110 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
56817 |
56000 |
0 |
0 |
T2 |
100 |
99 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
69 |
68 |
0 |
0 |
T5 |
78 |
77 |
0 |
0 |
T6 |
150 |
149 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
69 |
68 |
0 |
0 |
T15 |
81 |
80 |
0 |
0 |
T16 |
83 |
82 |
0 |
0 |
T17 |
0 |
15 |
0 |
0 |
T18 |
0 |
5 |
0 |
0 |
T19 |
0 |
71 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
927 |
110 |
0 |
0 |
T7 |
4 |
3 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T11 |
0 |
6 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
0 |
2 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T30 |
0 |
5 |
0 |
0 |
T31 |
0 |
4 |
0 |
0 |
T32 |
0 |
5 |
0 |
0 |
T33 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |