Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
clk1_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
64797261 |
64795633 |
0 |
0 |
selKnown1 |
93648809 |
93647181 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
64797261 |
64795633 |
0 |
0 |
T1 |
82 |
81 |
0 |
0 |
T2 |
55 |
54 |
0 |
0 |
T3 |
78 |
77 |
0 |
0 |
T4 |
228780 |
228778 |
0 |
0 |
T5 |
175020 |
175018 |
0 |
0 |
T6 |
70250 |
70248 |
0 |
0 |
T7 |
53065 |
53064 |
0 |
0 |
T8 |
0 |
63756 |
0 |
0 |
T9 |
0 |
42869 |
0 |
0 |
T10 |
0 |
7687 |
0 |
0 |
T12 |
12 |
10 |
0 |
0 |
T13 |
95 |
93 |
0 |
0 |
T14 |
66 |
64 |
0 |
0 |
T15 |
74 |
72 |
0 |
0 |
T16 |
946514 |
946513 |
0 |
0 |
T17 |
0 |
199920 |
0 |
0 |
T18 |
0 |
169082 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93648809 |
93647181 |
0 |
0 |
T1 |
47029 |
47028 |
0 |
0 |
T2 |
16804 |
16803 |
0 |
0 |
T3 |
26294 |
26293 |
0 |
0 |
T4 |
216154 |
216153 |
0 |
0 |
T5 |
157390 |
157389 |
0 |
0 |
T6 |
54286 |
54285 |
0 |
0 |
T9 |
3 |
2 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T12 |
4022 |
4021 |
0 |
0 |
T13 |
52129 |
52128 |
0 |
0 |
T14 |
19555 |
19554 |
0 |
0 |
T15 |
27497 |
27496 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
6 |
0 |
0 |
T23 |
0 |
4 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T26 |
0 |
7 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
64744778 |
64743964 |
0 |
0 |
selKnown1 |
93647856 |
93647042 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
64744778 |
64743964 |
0 |
0 |
T4 |
228709 |
228708 |
0 |
0 |
T5 |
174947 |
174946 |
0 |
0 |
T6 |
70245 |
70244 |
0 |
0 |
T7 |
53065 |
53064 |
0 |
0 |
T8 |
0 |
63756 |
0 |
0 |
T9 |
0 |
42869 |
0 |
0 |
T10 |
0 |
7687 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
946514 |
946513 |
0 |
0 |
T17 |
0 |
199920 |
0 |
0 |
T18 |
0 |
169082 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
93647856 |
93647042 |
0 |
0 |
T1 |
47029 |
47028 |
0 |
0 |
T2 |
16804 |
16803 |
0 |
0 |
T3 |
26294 |
26293 |
0 |
0 |
T4 |
216154 |
216153 |
0 |
0 |
T5 |
157390 |
157389 |
0 |
0 |
T6 |
54286 |
54285 |
0 |
0 |
T12 |
4022 |
4021 |
0 |
0 |
T13 |
52129 |
52128 |
0 |
0 |
T14 |
19555 |
19554 |
0 |
0 |
T15 |
27497 |
27496 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
52483 |
51669 |
0 |
0 |
selKnown1 |
953 |
139 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
52483 |
51669 |
0 |
0 |
T1 |
82 |
81 |
0 |
0 |
T2 |
55 |
54 |
0 |
0 |
T3 |
78 |
77 |
0 |
0 |
T4 |
71 |
70 |
0 |
0 |
T5 |
73 |
72 |
0 |
0 |
T6 |
5 |
4 |
0 |
0 |
T12 |
11 |
10 |
0 |
0 |
T13 |
94 |
93 |
0 |
0 |
T14 |
65 |
64 |
0 |
0 |
T15 |
73 |
72 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
953 |
139 |
0 |
0 |
T9 |
3 |
2 |
0 |
0 |
T10 |
2 |
1 |
0 |
0 |
T11 |
2 |
1 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
6 |
0 |
0 |
T23 |
0 |
4 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T26 |
0 |
7 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |