Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T3,T5,T6 |
Yes |
T3,T5,T6 |
INPUT |
clk1_i |
Yes |
Yes |
T3,T5,T6 |
Yes |
T3,T5,T6 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T3,T5,T6 |
Yes |
T3,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
67790297 |
67788677 |
0 |
0 |
selKnown1 |
92695571 |
92693951 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
67790297 |
67788677 |
0 |
0 |
T1 |
59 |
58 |
0 |
0 |
T2 |
53 |
52 |
0 |
0 |
T3 |
45846 |
45844 |
0 |
0 |
T4 |
95 |
93 |
0 |
0 |
T5 |
59047 |
59045 |
0 |
0 |
T6 |
41829 |
41827 |
0 |
0 |
T7 |
7736 |
7734 |
0 |
0 |
T8 |
54827 |
54825 |
0 |
0 |
T9 |
83 |
81 |
0 |
0 |
T10 |
47446 |
47444 |
0 |
0 |
T11 |
1 |
94 |
0 |
0 |
T12 |
0 |
70 |
0 |
0 |
T13 |
0 |
86 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
0 |
50104 |
0 |
0 |
T16 |
0 |
92 |
0 |
0 |
T17 |
0 |
60875 |
0 |
0 |
T18 |
0 |
336716 |
0 |
0 |
T19 |
0 |
89525 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
92695571 |
92693951 |
0 |
0 |
T1 |
15840 |
15839 |
0 |
0 |
T2 |
14938 |
14937 |
0 |
0 |
T3 |
50438 |
50436 |
0 |
0 |
T4 |
49727 |
49725 |
0 |
0 |
T5 |
36553 |
36551 |
0 |
0 |
T6 |
33861 |
33859 |
0 |
0 |
T7 |
7984 |
7982 |
0 |
0 |
T8 |
68179 |
68177 |
0 |
0 |
T9 |
34386 |
34384 |
0 |
0 |
T10 |
43026 |
43024 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T15 |
0 |
3 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
67734998 |
67734188 |
0 |
0 |
selKnown1 |
92694650 |
92693840 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
67734998 |
67734188 |
0 |
0 |
T3 |
45845 |
45844 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
59046 |
59045 |
0 |
0 |
T6 |
41828 |
41827 |
0 |
0 |
T7 |
7735 |
7734 |
0 |
0 |
T8 |
54826 |
54825 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
47430 |
47429 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T15 |
0 |
50104 |
0 |
0 |
T17 |
0 |
60875 |
0 |
0 |
T18 |
0 |
336716 |
0 |
0 |
T19 |
0 |
89525 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
92694650 |
92693840 |
0 |
0 |
T1 |
15840 |
15839 |
0 |
0 |
T2 |
14938 |
14937 |
0 |
0 |
T3 |
50434 |
50433 |
0 |
0 |
T4 |
49726 |
49725 |
0 |
0 |
T5 |
36549 |
36548 |
0 |
0 |
T6 |
33858 |
33857 |
0 |
0 |
T7 |
7983 |
7982 |
0 |
0 |
T8 |
68174 |
68173 |
0 |
0 |
T9 |
34385 |
34384 |
0 |
0 |
T10 |
43025 |
43024 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
55299 |
54489 |
0 |
0 |
selKnown1 |
921 |
111 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
55299 |
54489 |
0 |
0 |
T1 |
59 |
58 |
0 |
0 |
T2 |
53 |
52 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
94 |
93 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
82 |
81 |
0 |
0 |
T10 |
16 |
15 |
0 |
0 |
T11 |
0 |
94 |
0 |
0 |
T12 |
0 |
70 |
0 |
0 |
T13 |
0 |
86 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T16 |
0 |
92 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
921 |
111 |
0 |
0 |
T3 |
4 |
3 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
4 |
3 |
0 |
0 |
T6 |
3 |
2 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T8 |
5 |
4 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T15 |
0 |
3 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
0 |
3 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
4 |
0 |
0 |