Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T2,T3,T4 |
Yes |
T2,T3,T4 |
INPUT |
clk1_i |
Yes |
Yes |
T2,T3,T4 |
Yes |
T2,T3,T4 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T2,T3,T4 |
Yes |
T2,T3,T4 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
91204788 |
91203146 |
0 |
0 |
selKnown1 |
118622502 |
118620860 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91204788 |
91203146 |
0 |
0 |
T1 |
14 |
13 |
0 |
0 |
T2 |
299942 |
299940 |
0 |
0 |
T3 |
227768 |
227766 |
0 |
0 |
T4 |
218738 |
218736 |
0 |
0 |
T5 |
0 |
30562 |
0 |
0 |
T9 |
11 |
9 |
0 |
0 |
T10 |
100 |
98 |
0 |
0 |
T11 |
53 |
51 |
0 |
0 |
T12 |
2 |
0 |
0 |
0 |
T13 |
19 |
17 |
0 |
0 |
T14 |
12 |
10 |
0 |
0 |
T15 |
150147 |
150456 |
0 |
0 |
T16 |
0 |
334874 |
0 |
0 |
T17 |
0 |
247449 |
0 |
0 |
T18 |
0 |
253015 |
0 |
0 |
T19 |
0 |
113267 |
0 |
0 |
T20 |
0 |
21450 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118622502 |
118620860 |
0 |
0 |
T1 |
6053 |
6052 |
0 |
0 |
T2 |
557487 |
557486 |
0 |
0 |
T3 |
298331 |
298330 |
0 |
0 |
T4 |
143848 |
143847 |
0 |
0 |
T6 |
3 |
2 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T9 |
3386 |
3385 |
0 |
0 |
T10 |
56252 |
56251 |
0 |
0 |
T11 |
26836 |
26835 |
0 |
0 |
T12 |
910 |
909 |
0 |
0 |
T13 |
6238 |
6237 |
0 |
0 |
T14 |
5510 |
5509 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T3,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
91145018 |
91144197 |
0 |
0 |
selKnown1 |
118621581 |
118620760 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
91145018 |
91144197 |
0 |
0 |
T2 |
299847 |
299846 |
0 |
0 |
T3 |
227688 |
227687 |
0 |
0 |
T4 |
218659 |
218658 |
0 |
0 |
T5 |
0 |
30562 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
150147 |
150147 |
0 |
0 |
T16 |
0 |
334874 |
0 |
0 |
T17 |
0 |
247449 |
0 |
0 |
T18 |
0 |
253015 |
0 |
0 |
T19 |
0 |
113267 |
0 |
0 |
T20 |
0 |
21450 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
118621581 |
118620760 |
0 |
0 |
T1 |
6053 |
6052 |
0 |
0 |
T2 |
557487 |
557486 |
0 |
0 |
T3 |
298331 |
298330 |
0 |
0 |
T4 |
143848 |
143847 |
0 |
0 |
T9 |
3386 |
3385 |
0 |
0 |
T10 |
56252 |
56251 |
0 |
0 |
T11 |
26836 |
26835 |
0 |
0 |
T12 |
910 |
909 |
0 |
0 |
T13 |
6238 |
6237 |
0 |
0 |
T14 |
5510 |
5509 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
59770 |
58949 |
0 |
0 |
selKnown1 |
921 |
100 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
59770 |
58949 |
0 |
0 |
T1 |
14 |
13 |
0 |
0 |
T2 |
95 |
94 |
0 |
0 |
T3 |
80 |
79 |
0 |
0 |
T4 |
79 |
78 |
0 |
0 |
T9 |
10 |
9 |
0 |
0 |
T10 |
99 |
98 |
0 |
0 |
T11 |
52 |
51 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
18 |
17 |
0 |
0 |
T14 |
11 |
10 |
0 |
0 |
T15 |
0 |
309 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
921 |
100 |
0 |
0 |
T6 |
3 |
2 |
0 |
0 |
T7 |
0 |
1 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T25 |
0 |
6 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
T35 |
1 |
0 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |