Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T1,T5,T6 |
Yes |
T1,T5,T6 |
INPUT |
clk1_i |
Yes |
Yes |
T1,T5,T6 |
Yes |
T1,T5,T6 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T1,T5,T6 |
Yes |
T1,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
83729984 |
83728344 |
0 |
0 |
selKnown1 |
114028962 |
114027322 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
83729984 |
83728344 |
0 |
0 |
T1 |
220633 |
220631 |
0 |
0 |
T2 |
87 |
85 |
0 |
0 |
T3 |
2 |
0 |
0 |
0 |
T4 |
52 |
50 |
0 |
0 |
T5 |
225740 |
225738 |
0 |
0 |
T6 |
497806 |
497805 |
0 |
0 |
T7 |
0 |
13357 |
0 |
0 |
T10 |
2 |
0 |
0 |
0 |
T11 |
67 |
65 |
0 |
0 |
T12 |
64 |
62 |
0 |
0 |
T13 |
73 |
71 |
0 |
0 |
T14 |
0 |
62 |
0 |
0 |
T15 |
0 |
934110 |
0 |
0 |
T16 |
0 |
182925 |
0 |
0 |
T17 |
0 |
89159 |
0 |
0 |
T18 |
0 |
178906 |
0 |
0 |
T19 |
0 |
184681 |
0 |
0 |
T20 |
0 |
315615 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114028962 |
114027322 |
0 |
0 |
T1 |
131868 |
131867 |
0 |
0 |
T2 |
34046 |
34045 |
0 |
0 |
T3 |
1030 |
1029 |
0 |
0 |
T4 |
15656 |
15655 |
0 |
0 |
T5 |
402289 |
402288 |
0 |
0 |
T6 |
421132 |
421132 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
947 |
946 |
0 |
0 |
T11 |
21122 |
21121 |
0 |
0 |
T12 |
31072 |
31071 |
0 |
0 |
T13 |
22637 |
22636 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T23 |
0 |
3 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
83670967 |
83670147 |
0 |
0 |
selKnown1 |
114028023 |
114027203 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
83670967 |
83670147 |
0 |
0 |
T1 |
220544 |
220543 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
225661 |
225660 |
0 |
0 |
T6 |
496925 |
496925 |
0 |
0 |
T7 |
0 |
13357 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T15 |
0 |
933924 |
0 |
0 |
T16 |
0 |
182925 |
0 |
0 |
T17 |
0 |
89159 |
0 |
0 |
T18 |
0 |
178906 |
0 |
0 |
T19 |
0 |
184681 |
0 |
0 |
T20 |
0 |
315615 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114028023 |
114027203 |
0 |
0 |
T1 |
131868 |
131867 |
0 |
0 |
T2 |
34046 |
34045 |
0 |
0 |
T3 |
1030 |
1029 |
0 |
0 |
T4 |
15656 |
15655 |
0 |
0 |
T5 |
402289 |
402288 |
0 |
0 |
T6 |
421132 |
421132 |
0 |
0 |
T10 |
947 |
946 |
0 |
0 |
T11 |
21122 |
21121 |
0 |
0 |
T12 |
31072 |
31071 |
0 |
0 |
T13 |
22637 |
22636 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
59017 |
58197 |
0 |
0 |
selKnown1 |
939 |
119 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
59017 |
58197 |
0 |
0 |
T1 |
89 |
88 |
0 |
0 |
T2 |
86 |
85 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
51 |
50 |
0 |
0 |
T5 |
79 |
78 |
0 |
0 |
T6 |
881 |
880 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
66 |
65 |
0 |
0 |
T12 |
63 |
62 |
0 |
0 |
T13 |
72 |
71 |
0 |
0 |
T14 |
0 |
62 |
0 |
0 |
T15 |
0 |
186 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
939 |
119 |
0 |
0 |
T7 |
2 |
1 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T23 |
0 |
3 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
2 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |