Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
clk1_i |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T1,T2,T4 |
Yes |
T1,T2,T4 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
81552891 |
81551257 |
0 |
0 |
selKnown1 |
98756816 |
98755182 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81552891 |
81551257 |
0 |
0 |
T1 |
155454 |
155452 |
0 |
0 |
T2 |
57438 |
57436 |
0 |
0 |
T3 |
88 |
86 |
0 |
0 |
T4 |
39520 |
39518 |
0 |
0 |
T5 |
0 |
63801 |
0 |
0 |
T7 |
21689 |
21687 |
0 |
0 |
T8 |
99 |
97 |
0 |
0 |
T9 |
3 |
1 |
0 |
0 |
T10 |
88 |
86 |
0 |
0 |
T11 |
18 |
16 |
0 |
0 |
T12 |
53 |
51 |
0 |
0 |
T13 |
0 |
71 |
0 |
0 |
T14 |
0 |
476716 |
0 |
0 |
T15 |
0 |
834250 |
0 |
0 |
T16 |
0 |
579283 |
0 |
0 |
T17 |
0 |
49813 |
0 |
0 |
T18 |
0 |
72793 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
98756816 |
98755182 |
0 |
0 |
T1 |
221840 |
221839 |
0 |
0 |
T2 |
43657 |
43656 |
0 |
0 |
T3 |
28447 |
28446 |
0 |
0 |
T4 |
35663 |
35661 |
0 |
0 |
T5 |
3 |
2 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T7 |
24664 |
24662 |
0 |
0 |
T8 |
32650 |
32649 |
0 |
0 |
T9 |
1712 |
1711 |
0 |
0 |
T10 |
23827 |
23825 |
0 |
0 |
T11 |
8161 |
8159 |
0 |
0 |
T12 |
17764 |
17762 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
5 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
81496196 |
81495379 |
0 |
0 |
selKnown1 |
98755895 |
98755078 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
81496196 |
81495379 |
0 |
0 |
T1 |
155392 |
155391 |
0 |
0 |
T2 |
57423 |
57422 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
39519 |
39518 |
0 |
0 |
T5 |
0 |
63801 |
0 |
0 |
T7 |
21655 |
21654 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T14 |
0 |
476716 |
0 |
0 |
T15 |
0 |
834250 |
0 |
0 |
T16 |
0 |
579283 |
0 |
0 |
T17 |
0 |
49813 |
0 |
0 |
T18 |
0 |
72793 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
98755895 |
98755078 |
0 |
0 |
T1 |
221840 |
221839 |
0 |
0 |
T2 |
43657 |
43656 |
0 |
0 |
T3 |
28447 |
28446 |
0 |
0 |
T4 |
35660 |
35659 |
0 |
0 |
T7 |
24663 |
24662 |
0 |
0 |
T8 |
32650 |
32649 |
0 |
0 |
T9 |
1712 |
1711 |
0 |
0 |
T10 |
23826 |
23825 |
0 |
0 |
T11 |
8160 |
8159 |
0 |
0 |
T12 |
17763 |
17762 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
56695 |
55878 |
0 |
0 |
selKnown1 |
921 |
104 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
56695 |
55878 |
0 |
0 |
T1 |
62 |
61 |
0 |
0 |
T2 |
15 |
14 |
0 |
0 |
T3 |
87 |
86 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T7 |
34 |
33 |
0 |
0 |
T8 |
98 |
97 |
0 |
0 |
T9 |
2 |
1 |
0 |
0 |
T10 |
87 |
86 |
0 |
0 |
T11 |
17 |
16 |
0 |
0 |
T12 |
52 |
51 |
0 |
0 |
T13 |
0 |
71 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
921 |
104 |
0 |
0 |
T4 |
3 |
2 |
0 |
0 |
T5 |
3 |
2 |
0 |
0 |
T6 |
0 |
2 |
0 |
0 |
T7 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
5 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |