Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
| clk1_i |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T5,T6,T7 |
Yes |
T5,T6,T7 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
69567340 |
69565702 |
0 |
0 |
|
selKnown1 |
94630764 |
94629126 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
69567340 |
69565702 |
0 |
0 |
| T1 |
61 |
60 |
0 |
0 |
| T2 |
1 |
0 |
0 |
0 |
| T3 |
97 |
96 |
0 |
0 |
| T4 |
73 |
72 |
0 |
0 |
| T5 |
109635 |
109633 |
0 |
0 |
| T6 |
369827 |
369863 |
0 |
0 |
| T7 |
358301 |
358300 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
80 |
78 |
0 |
0 |
| T13 |
2 |
0 |
0 |
0 |
| T14 |
94 |
92 |
0 |
0 |
| T15 |
17 |
15 |
0 |
0 |
| T16 |
1 |
60 |
0 |
0 |
| T17 |
1 |
53 |
0 |
0 |
| T18 |
0 |
148754 |
0 |
0 |
| T19 |
0 |
413421 |
0 |
0 |
| T20 |
0 |
113930 |
0 |
0 |
| T21 |
0 |
493257 |
0 |
0 |
| T22 |
0 |
23529 |
0 |
0 |
| T23 |
0 |
34366 |
0 |
0 |
| T24 |
0 |
52540 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
94630764 |
94629126 |
0 |
0 |
| T1 |
23644 |
23643 |
0 |
0 |
| T2 |
819 |
818 |
0 |
0 |
| T3 |
44118 |
44117 |
0 |
0 |
| T4 |
26579 |
26578 |
0 |
0 |
| T5 |
95297 |
95296 |
0 |
0 |
| T8 |
4 |
3 |
0 |
0 |
| T9 |
5 |
4 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T11 |
940 |
939 |
0 |
0 |
| T12 |
34174 |
34173 |
0 |
0 |
| T13 |
678 |
677 |
0 |
0 |
| T14 |
48646 |
48645 |
0 |
0 |
| T15 |
10849 |
10848 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T28 |
0 |
4 |
0 |
0 |
| T29 |
0 |
1 |
0 |
0 |
| T30 |
0 |
5 |
0 |
0 |
| T31 |
0 |
6 |
0 |
0 |
| T32 |
0 |
6 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
| T36 |
1 |
0 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |
| T39 |
1 |
0 |
0 |
0 |
| T40 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T6,T7 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T5,T6,T7 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
69512002 |
69511183 |
0 |
0 |
|
selKnown1 |
94629844 |
94629025 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
69512002 |
69511183 |
0 |
0 |
| T5 |
109628 |
109627 |
0 |
0 |
| T6 |
369827 |
369826 |
0 |
0 |
| T7 |
358301 |
358300 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T17 |
1 |
0 |
0 |
0 |
| T18 |
0 |
148754 |
0 |
0 |
| T19 |
0 |
413421 |
0 |
0 |
| T20 |
0 |
113930 |
0 |
0 |
| T21 |
0 |
493257 |
0 |
0 |
| T22 |
0 |
23529 |
0 |
0 |
| T23 |
0 |
34366 |
0 |
0 |
| T24 |
0 |
52540 |
0 |
0 |
| T25 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
94629844 |
94629025 |
0 |
0 |
| T1 |
23644 |
23643 |
0 |
0 |
| T2 |
819 |
818 |
0 |
0 |
| T3 |
44118 |
44117 |
0 |
0 |
| T4 |
26579 |
26578 |
0 |
0 |
| T5 |
95297 |
95296 |
0 |
0 |
| T11 |
940 |
939 |
0 |
0 |
| T12 |
34174 |
34173 |
0 |
0 |
| T13 |
678 |
677 |
0 |
0 |
| T14 |
48646 |
48645 |
0 |
0 |
| T15 |
10849 |
10848 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
55338 |
54519 |
0 |
0 |
|
selKnown1 |
920 |
101 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
55338 |
54519 |
0 |
0 |
| T1 |
61 |
60 |
0 |
0 |
| T2 |
1 |
0 |
0 |
0 |
| T3 |
97 |
96 |
0 |
0 |
| T4 |
73 |
72 |
0 |
0 |
| T5 |
7 |
6 |
0 |
0 |
| T6 |
0 |
37 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
79 |
78 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
93 |
92 |
0 |
0 |
| T15 |
16 |
15 |
0 |
0 |
| T16 |
0 |
60 |
0 |
0 |
| T17 |
0 |
53 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
920 |
101 |
0 |
0 |
| T8 |
4 |
3 |
0 |
0 |
| T9 |
5 |
4 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
| T27 |
0 |
1 |
0 |
0 |
| T28 |
0 |
4 |
0 |
0 |
| T29 |
0 |
1 |
0 |
0 |
| T30 |
0 |
5 |
0 |
0 |
| T31 |
0 |
6 |
0 |
0 |
| T32 |
0 |
6 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
| T36 |
1 |
0 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |
| T39 |
1 |
0 |
0 |
0 |
| T40 |
1 |
0 |
0 |
0 |