Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
| clk1_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
68748039 |
68746413 |
0 |
0 |
|
selKnown1 |
90749722 |
90748096 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
68748039 |
68746413 |
0 |
0 |
| T1 |
63 |
62 |
0 |
0 |
| T2 |
8 |
7 |
0 |
0 |
| T3 |
59204 |
59202 |
0 |
0 |
| T4 |
110314 |
110607 |
0 |
0 |
| T5 |
50029 |
50028 |
0 |
0 |
| T6 |
0 |
6305 |
0 |
0 |
| T10 |
2 |
0 |
0 |
0 |
| T11 |
80 |
78 |
0 |
0 |
| T12 |
7 |
5 |
0 |
0 |
| T13 |
100 |
98 |
0 |
0 |
| T14 |
14 |
12 |
0 |
0 |
| T15 |
14 |
12 |
0 |
0 |
| T16 |
55 |
53 |
0 |
0 |
| T17 |
0 |
430654 |
0 |
0 |
| T18 |
0 |
53707 |
0 |
0 |
| T19 |
0 |
401313 |
0 |
0 |
| T20 |
0 |
43136 |
0 |
0 |
| T21 |
0 |
288652 |
0 |
0 |
| T22 |
0 |
75687 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
90749722 |
90748096 |
0 |
0 |
| T1 |
20704 |
20703 |
0 |
0 |
| T2 |
3397 |
3396 |
0 |
0 |
| T3 |
50721 |
50720 |
0 |
0 |
| T7 |
4 |
3 |
0 |
0 |
| T8 |
0 |
3 |
0 |
0 |
| T9 |
0 |
5 |
0 |
0 |
| T10 |
1684 |
1683 |
0 |
0 |
| T11 |
30609 |
30608 |
0 |
0 |
| T12 |
4827 |
4826 |
0 |
0 |
| T13 |
36414 |
36413 |
0 |
0 |
| T14 |
5227 |
5226 |
0 |
0 |
| T15 |
6027 |
6026 |
0 |
0 |
| T16 |
21158 |
21157 |
0 |
0 |
| T23 |
0 |
4 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T25 |
0 |
2 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T27 |
0 |
4 |
0 |
0 |
| T28 |
0 |
4 |
0 |
0 |
| T29 |
0 |
4 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
| T36 |
1 |
0 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T3,T4,T5 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T3,T4,T5 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
68693767 |
68692954 |
0 |
0 |
|
selKnown1 |
90748790 |
90747977 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
68693767 |
68692954 |
0 |
0 |
| T3 |
59189 |
59188 |
0 |
0 |
| T4 |
110314 |
110314 |
0 |
0 |
| T5 |
50029 |
50028 |
0 |
0 |
| T6 |
0 |
6305 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T14 |
1 |
0 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T17 |
0 |
430654 |
0 |
0 |
| T18 |
0 |
53707 |
0 |
0 |
| T19 |
0 |
401313 |
0 |
0 |
| T20 |
0 |
43136 |
0 |
0 |
| T21 |
0 |
288652 |
0 |
0 |
| T22 |
0 |
75687 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
90748790 |
90747977 |
0 |
0 |
| T1 |
20704 |
20703 |
0 |
0 |
| T2 |
3397 |
3396 |
0 |
0 |
| T3 |
50721 |
50720 |
0 |
0 |
| T10 |
1684 |
1683 |
0 |
0 |
| T11 |
30609 |
30608 |
0 |
0 |
| T12 |
4827 |
4826 |
0 |
0 |
| T13 |
36414 |
36413 |
0 |
0 |
| T14 |
5227 |
5226 |
0 |
0 |
| T15 |
6027 |
6026 |
0 |
0 |
| T16 |
21158 |
21157 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
54272 |
53459 |
0 |
0 |
|
selKnown1 |
932 |
119 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
54272 |
53459 |
0 |
0 |
| T1 |
63 |
62 |
0 |
0 |
| T2 |
8 |
7 |
0 |
0 |
| T3 |
15 |
14 |
0 |
0 |
| T4 |
0 |
293 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
79 |
78 |
0 |
0 |
| T12 |
6 |
5 |
0 |
0 |
| T13 |
99 |
98 |
0 |
0 |
| T14 |
13 |
12 |
0 |
0 |
| T15 |
13 |
12 |
0 |
0 |
| T16 |
54 |
53 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
932 |
119 |
0 |
0 |
| T7 |
4 |
3 |
0 |
0 |
| T8 |
0 |
3 |
0 |
0 |
| T9 |
0 |
5 |
0 |
0 |
| T23 |
0 |
4 |
0 |
0 |
| T24 |
0 |
2 |
0 |
0 |
| T25 |
0 |
2 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T27 |
0 |
4 |
0 |
0 |
| T28 |
0 |
4 |
0 |
0 |
| T29 |
0 |
4 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
| T36 |
1 |
0 |
0 |
0 |
| T37 |
1 |
0 |
0 |
0 |
| T38 |
1 |
0 |
0 |
0 |