Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
clk1_i |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T2,T4,T5 |
Yes |
T2,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
74973796 |
74972160 |
0 |
0 |
selKnown1 |
103288043 |
103286407 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
74973796 |
74972160 |
0 |
0 |
T1 |
60 |
59 |
0 |
0 |
T2 |
57909 |
57907 |
0 |
0 |
T3 |
18 |
16 |
0 |
0 |
T4 |
626038 |
626036 |
0 |
0 |
T5 |
21445 |
21443 |
0 |
0 |
T6 |
0 |
40417 |
0 |
0 |
T9 |
96 |
94 |
0 |
0 |
T10 |
81 |
79 |
0 |
0 |
T11 |
16 |
14 |
0 |
0 |
T12 |
79 |
77 |
0 |
0 |
T13 |
83 |
81 |
0 |
0 |
T14 |
0 |
190426 |
0 |
0 |
T15 |
0 |
61751 |
0 |
0 |
T16 |
0 |
53882 |
0 |
0 |
T17 |
0 |
4628 |
0 |
0 |
T18 |
0 |
135752 |
0 |
0 |
T19 |
0 |
45464 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103288043 |
103286407 |
0 |
0 |
T1 |
23678 |
23677 |
0 |
0 |
T2 |
31894 |
31893 |
0 |
0 |
T3 |
7567 |
7566 |
0 |
0 |
T4 |
554900 |
554899 |
0 |
0 |
T5 |
25213 |
25212 |
0 |
0 |
T6 |
4 |
3 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
44009 |
44008 |
0 |
0 |
T10 |
23120 |
23119 |
0 |
0 |
T11 |
8539 |
8538 |
0 |
0 |
T12 |
37225 |
37224 |
0 |
0 |
T13 |
24300 |
24299 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
3 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
74919571 |
74918753 |
0 |
0 |
selKnown1 |
103287110 |
103286292 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
74919571 |
74918753 |
0 |
0 |
T2 |
57897 |
57896 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
625904 |
625903 |
0 |
0 |
T5 |
21437 |
21436 |
0 |
0 |
T6 |
0 |
40417 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
0 |
190426 |
0 |
0 |
T15 |
0 |
61751 |
0 |
0 |
T16 |
0 |
53882 |
0 |
0 |
T17 |
0 |
4628 |
0 |
0 |
T18 |
0 |
135752 |
0 |
0 |
T19 |
0 |
45464 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103287110 |
103286292 |
0 |
0 |
T1 |
23678 |
23677 |
0 |
0 |
T2 |
31894 |
31893 |
0 |
0 |
T3 |
7567 |
7566 |
0 |
0 |
T4 |
554900 |
554899 |
0 |
0 |
T5 |
25213 |
25212 |
0 |
0 |
T9 |
44009 |
44008 |
0 |
0 |
T10 |
23120 |
23119 |
0 |
0 |
T11 |
8539 |
8538 |
0 |
0 |
T12 |
37225 |
37224 |
0 |
0 |
T13 |
24300 |
24299 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
54225 |
53407 |
0 |
0 |
selKnown1 |
933 |
115 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
54225 |
53407 |
0 |
0 |
T1 |
60 |
59 |
0 |
0 |
T2 |
12 |
11 |
0 |
0 |
T3 |
17 |
16 |
0 |
0 |
T4 |
134 |
133 |
0 |
0 |
T5 |
8 |
7 |
0 |
0 |
T9 |
95 |
94 |
0 |
0 |
T10 |
80 |
79 |
0 |
0 |
T11 |
15 |
14 |
0 |
0 |
T12 |
78 |
77 |
0 |
0 |
T13 |
82 |
81 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
933 |
115 |
0 |
0 |
T6 |
4 |
3 |
0 |
0 |
T7 |
0 |
3 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
3 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T25 |
0 |
2 |
0 |
0 |
T26 |
0 |
4 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |