Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_dmi_jtag.i_dmi_jtag_tap.i_tck_inv.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
75.00 75.00 gen_scan.i_dft_tck_mux


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.u_rst_mux.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
75.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
75.00 75.00 u_rst_mux


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_clock_mux2


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.19 100.00 55.56 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
u_prim_rst_n_mux2


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_generic_clock_mux2
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Module : prim_generic_clock_mux2
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Toggle Coverage for Module : prim_generic_clock_mux2
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T3,T6,T7 Yes T3,T6,T7 INPUT
clk1_i Yes Yes T3,T6,T7 Yes T3,T6,T7 INPUT
sel_i No No No INPUT
clk_o Yes Yes T3,T6,T7 Yes T3,T6,T7 OUTPUT


Assert Coverage for Module : prim_generic_clock_mux2
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 85773093 85771473 0 0
selKnown1 111816895 111815275 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 85773093 85771473 0 0
T3 36682 36680 0 0
T4 93 91 0 0
T5 17 15 0 0
T6 49383 49381 0 0
T7 0 166927 0 0
T11 71 69 0 0
T12 2 0 0 0
T13 8 6 0 0
T14 22 20 0 0
T15 7 5 0 0
T16 0 100 0 0
T17 0 53 0 0
T18 0 43210 0 0
T19 0 678420 0 0
T20 0 219457 0 0
T21 0 57528 0 0
T22 0 66199 0 0
T23 0 180164 0 0
T24 0 42510 0 0
T25 2 0 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 111816895 111815275 0 0
T1 1042 1041 0 0
T2 1789 1788 0 0
T3 19871 19870 0 0
T4 52411 52410 0 0
T5 8605 8604 0 0
T8 6 5 0 0
T9 3 2 0 0
T10 0 2 0 0
T11 45775 45774 0 0
T12 1322 1321 0 0
T13 26995 26994 0 0
T14 9868 9867 0 0
T15 2386 2385 0 0
T26 0 2 0 0
T27 0 2 0 0
T28 0 2 0 0
T29 0 1 0 0
T30 0 4 0 0
T31 0 2 0 0
T32 0 2 0 0
T33 1 0 0 0
T34 1 0 0 0
T35 1 0 0 0
T36 1 0 0 0
T37 1 0 0 0
T38 1 0 0 0
T39 1 0 0 0
T40 1 0 0 0

Toggle Coverage for Instance : tb.dut.u_dmi_jtag.i_dmi_jtag_tap.i_tck_inv.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T3,T6,T7 Yes T3,T6,T7 INPUT
clk1_i Yes Yes T3,T6,T7 Yes T3,T6,T7 INPUT
sel_i No No No INPUT
clk_o Yes Yes T3,T6,T7 Yes T3,T6,T7 OUTPUT

Toggle Coverage for Instance : tb.dut.u_dmi_jtag.i_dmi_cdc.u_rst_mux.gen_generic.u_impl_generic
TotalCoveredPercent
Totals 4 3 75.00
Total Bits 8 6 75.00
Total Bits 0->1 4 3 75.00
Total Bits 1->0 4 3 75.00

Ports 4 3 75.00
Port Bits 8 6 75.00
Port Bits 0->1 4 3 75.00
Port Bits 1->0 4 3 75.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk0_i Yes Yes T3,T6,T7 Yes T3,T6,T7 INPUT
clk1_i Yes Yes T8,T9,T10 Yes T8,T9,T10 INPUT
sel_i No No No INPUT
clk_o Yes Yes T3,T6,T7 Yes T3,T6,T7 OUTPUT

Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT3,T6,T7
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT3,T6,T7
11CoveredT1,T2,T3

Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 85714588 85713778 0 0
selKnown1 111815962 111815152 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 85714588 85713778 0 0
T3 36668 36667 0 0
T4 1 0 0 0
T5 1 0 0 0
T6 49378 49377 0 0
T7 0 166927 0 0
T11 1 0 0 0
T12 1 0 0 0
T13 1 0 0 0
T14 1 0 0 0
T15 1 0 0 0
T18 0 43210 0 0
T19 0 678420 0 0
T20 0 219457 0 0
T21 0 57528 0 0
T22 0 66199 0 0
T23 0 180164 0 0
T24 0 42510 0 0
T25 1 0 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 111815962 111815152 0 0
T1 1042 1041 0 0
T2 1789 1788 0 0
T3 19871 19870 0 0
T4 52411 52410 0 0
T5 8605 8604 0 0
T11 45775 45774 0 0
T12 1322 1321 0 0
T13 26995 26994 0 0
T14 9868 9867 0 0
T15 2386 2385 0 0

Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN1711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
17 1 1


Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
TotalCoveredPercent
Conditions9555.56
Logical9555.56
Non-Logical00
Event00

 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10Not Covered

 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
selKnown0 58505 57695 0 0
selKnown1 933 123 0 0


selKnown0
NameAttemptsReal SuccessesFailuresIncomplete
Total 58505 57695 0 0
T3 14 13 0 0
T4 92 91 0 0
T5 16 15 0 0
T6 5 4 0 0
T11 70 69 0 0
T12 1 0 0 0
T13 7 6 0 0
T14 21 20 0 0
T15 6 5 0 0
T16 0 100 0 0
T17 0 53 0 0
T25 1 0 0 0

selKnown1
NameAttemptsReal SuccessesFailuresIncomplete
Total 933 123 0 0
T8 6 5 0 0
T9 3 2 0 0
T10 0 2 0 0
T26 0 2 0 0
T27 0 2 0 0
T28 0 2 0 0
T29 0 1 0 0
T30 0 4 0 0
T31 0 2 0 0
T32 0 2 0 0
T33 1 0 0 0
T34 1 0 0 0
T35 1 0 0 0
T36 1 0 0 0
T37 1 0 0 0
T38 1 0 0 0
T39 1 0 0 0
T40 1 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%