Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
clk1_i |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T4,T5,T6 |
Yes |
T4,T5,T6 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
74359933 |
74358321 |
0 |
0 |
selKnown1 |
97427948 |
97426336 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
74359933 |
74358321 |
0 |
0 |
T1 |
2 |
1 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
86 |
85 |
0 |
0 |
T4 |
83576 |
83574 |
0 |
0 |
T5 |
5152 |
5150 |
0 |
0 |
T6 |
28626 |
28624 |
0 |
0 |
T7 |
0 |
29810 |
0 |
0 |
T9 |
0 |
18906 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
2 |
0 |
0 |
0 |
T12 |
16 |
14 |
0 |
0 |
T13 |
86 |
84 |
0 |
0 |
T14 |
1 |
6 |
0 |
0 |
T15 |
1 |
52 |
0 |
0 |
T16 |
1 |
61 |
0 |
0 |
T17 |
1 |
99 |
0 |
0 |
T18 |
0 |
21694 |
0 |
0 |
T19 |
0 |
12578 |
0 |
0 |
T20 |
0 |
46313 |
0 |
0 |
T21 |
0 |
40925 |
0 |
0 |
T22 |
0 |
693420 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97427948 |
97426336 |
0 |
0 |
T1 |
1404 |
1403 |
0 |
0 |
T2 |
853 |
852 |
0 |
0 |
T3 |
42339 |
42338 |
0 |
0 |
T4 |
50580 |
50579 |
0 |
0 |
T5 |
3383 |
3382 |
0 |
0 |
T6 |
17295 |
17293 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1681 |
1680 |
0 |
0 |
T11 |
2306 |
2305 |
0 |
0 |
T12 |
7188 |
7187 |
0 |
0 |
T13 |
41702 |
41701 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T23 |
0 |
4 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
74305010 |
74304204 |
0 |
0 |
selKnown1 |
97427014 |
97426208 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
74305010 |
74304204 |
0 |
0 |
T4 |
83560 |
83559 |
0 |
0 |
T5 |
5151 |
5150 |
0 |
0 |
T6 |
28625 |
28624 |
0 |
0 |
T7 |
0 |
29810 |
0 |
0 |
T9 |
0 |
18901 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
0 |
21694 |
0 |
0 |
T19 |
0 |
12578 |
0 |
0 |
T20 |
0 |
46313 |
0 |
0 |
T21 |
0 |
40925 |
0 |
0 |
T22 |
0 |
693420 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
97427014 |
97426208 |
0 |
0 |
T1 |
1404 |
1403 |
0 |
0 |
T2 |
853 |
852 |
0 |
0 |
T3 |
42339 |
42338 |
0 |
0 |
T4 |
50580 |
50579 |
0 |
0 |
T5 |
3383 |
3382 |
0 |
0 |
T6 |
17293 |
17292 |
0 |
0 |
T10 |
1681 |
1680 |
0 |
0 |
T11 |
2306 |
2305 |
0 |
0 |
T12 |
7188 |
7187 |
0 |
0 |
T13 |
41702 |
41701 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
54923 |
54117 |
0 |
0 |
selKnown1 |
934 |
128 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
54923 |
54117 |
0 |
0 |
T1 |
2 |
1 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
86 |
85 |
0 |
0 |
T4 |
16 |
15 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T9 |
0 |
5 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
15 |
14 |
0 |
0 |
T13 |
85 |
84 |
0 |
0 |
T14 |
0 |
6 |
0 |
0 |
T15 |
0 |
52 |
0 |
0 |
T16 |
0 |
61 |
0 |
0 |
T17 |
0 |
99 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
934 |
128 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
3 |
2 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T17 |
1 |
0 |
0 |
0 |
T18 |
1 |
0 |
0 |
0 |
T23 |
0 |
4 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T26 |
0 |
3 |
0 |
0 |
T27 |
0 |
4 |
0 |
0 |
T28 |
0 |
4 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |