Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Totals |
4 |
3 |
75.00 |
| Total Bits |
8 |
6 |
75.00 |
| Total Bits 0->1 |
4 |
3 |
75.00 |
| Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
| Ports |
4 |
3 |
75.00 |
| Port Bits |
8 |
6 |
75.00 |
| Port Bits 0->1 |
4 |
3 |
75.00 |
| Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk0_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
| clk1_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
| sel_i |
No |
No |
|
No |
|
INPUT |
| clk_o |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
64610081 |
64608471 |
0 |
0 |
|
selKnown1 |
100508511 |
100506901 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
64610081 |
64608471 |
0 |
0 |
| T1 |
43890 |
43888 |
0 |
0 |
| T2 |
322321 |
322320 |
0 |
0 |
| T3 |
65770 |
65768 |
0 |
0 |
| T4 |
0 |
51663 |
0 |
0 |
| T5 |
0 |
40671 |
0 |
0 |
| T7 |
14 |
12 |
0 |
0 |
| T8 |
57 |
55 |
0 |
0 |
| T9 |
67 |
65 |
0 |
0 |
| T10 |
54 |
52 |
0 |
0 |
| T11 |
2 |
0 |
0 |
0 |
| T12 |
62 |
60 |
0 |
0 |
| T13 |
79 |
77 |
0 |
0 |
| T14 |
0 |
61 |
0 |
0 |
| T15 |
0 |
50438 |
0 |
0 |
| T16 |
0 |
45185 |
0 |
0 |
| T17 |
0 |
261897 |
0 |
0 |
| T18 |
0 |
24284 |
0 |
0 |
| T19 |
0 |
638569 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
100508511 |
100506901 |
0 |
0 |
| T1 |
39824 |
39823 |
0 |
0 |
| T2 |
261439 |
261438 |
0 |
0 |
| T3 |
49937 |
49936 |
0 |
0 |
| T4 |
3 |
2 |
0 |
0 |
| T5 |
0 |
2 |
0 |
0 |
| T6 |
0 |
3 |
0 |
0 |
| T7 |
3385 |
3384 |
0 |
0 |
| T8 |
21379 |
21378 |
0 |
0 |
| T9 |
24641 |
24640 |
0 |
0 |
| T10 |
16984 |
16983 |
0 |
0 |
| T11 |
1479 |
1478 |
0 |
0 |
| T12 |
48320 |
48319 |
0 |
0 |
| T13 |
24347 |
24346 |
0 |
0 |
| T20 |
0 |
2 |
0 |
0 |
| T21 |
0 |
2 |
0 |
0 |
| T22 |
0 |
1 |
0 |
0 |
| T23 |
0 |
2 |
0 |
0 |
| T24 |
0 |
6 |
0 |
0 |
| T25 |
0 |
2 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T27 |
1 |
0 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
64557603 |
64556798 |
0 |
0 |
|
selKnown1 |
100507592 |
100506787 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
64557603 |
64556798 |
0 |
0 |
| T1 |
43874 |
43873 |
0 |
0 |
| T2 |
321211 |
321211 |
0 |
0 |
| T3 |
65754 |
65753 |
0 |
0 |
| T4 |
0 |
51663 |
0 |
0 |
| T5 |
0 |
40671 |
0 |
0 |
| T7 |
1 |
0 |
0 |
0 |
| T8 |
1 |
0 |
0 |
0 |
| T9 |
1 |
0 |
0 |
0 |
| T10 |
1 |
0 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
1 |
0 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T15 |
0 |
50438 |
0 |
0 |
| T16 |
0 |
45185 |
0 |
0 |
| T17 |
0 |
261897 |
0 |
0 |
| T18 |
0 |
24284 |
0 |
0 |
| T19 |
0 |
638569 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
100507592 |
100506787 |
0 |
0 |
| T1 |
39824 |
39823 |
0 |
0 |
| T2 |
261439 |
261438 |
0 |
0 |
| T3 |
49937 |
49936 |
0 |
0 |
| T7 |
3385 |
3384 |
0 |
0 |
| T8 |
21379 |
21378 |
0 |
0 |
| T9 |
24641 |
24640 |
0 |
0 |
| T10 |
16984 |
16983 |
0 |
0 |
| T11 |
1479 |
1478 |
0 |
0 |
| T12 |
48320 |
48319 |
0 |
0 |
| T13 |
24347 |
24346 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete |
|
selKnown0 |
52478 |
51673 |
0 |
0 |
|
selKnown1 |
919 |
114 |
0 |
0 |
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
52478 |
51673 |
0 |
0 |
| T1 |
16 |
15 |
0 |
0 |
| T2 |
1110 |
1109 |
0 |
0 |
| T3 |
16 |
15 |
0 |
0 |
| T7 |
13 |
12 |
0 |
0 |
| T8 |
56 |
55 |
0 |
0 |
| T9 |
66 |
65 |
0 |
0 |
| T10 |
53 |
52 |
0 |
0 |
| T11 |
1 |
0 |
0 |
0 |
| T12 |
61 |
60 |
0 |
0 |
| T13 |
78 |
77 |
0 |
0 |
| T14 |
0 |
61 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
919 |
114 |
0 |
0 |
| T4 |
3 |
2 |
0 |
0 |
| T5 |
0 |
2 |
0 |
0 |
| T6 |
0 |
3 |
0 |
0 |
| T20 |
0 |
2 |
0 |
0 |
| T21 |
0 |
2 |
0 |
0 |
| T22 |
0 |
1 |
0 |
0 |
| T23 |
0 |
2 |
0 |
0 |
| T24 |
0 |
6 |
0 |
0 |
| T25 |
0 |
2 |
0 |
0 |
| T26 |
0 |
1 |
0 |
0 |
| T27 |
1 |
0 |
0 |
0 |
| T28 |
1 |
0 |
0 |
0 |
| T29 |
1 |
0 |
0 |
0 |
| T30 |
1 |
0 |
0 |
0 |
| T31 |
1 |
0 |
0 |
0 |
| T32 |
1 |
0 |
0 |
0 |
| T33 |
1 |
0 |
0 |
0 |
| T34 |
1 |
0 |
0 |
0 |
| T35 |
1 |
0 |
0 |
0 |