Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
clk1_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
82442223 |
82440607 |
0 |
0 |
selKnown1 |
106326800 |
106325184 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
82442223 |
82440607 |
0 |
0 |
T1 |
16 |
15 |
0 |
0 |
T2 |
121 |
120 |
0 |
0 |
T3 |
48120 |
48118 |
0 |
0 |
T4 |
148623 |
148621 |
0 |
0 |
T5 |
929209 |
929207 |
0 |
0 |
T6 |
0 |
40632 |
0 |
0 |
T8 |
0 |
502963 |
0 |
0 |
T9 |
2 |
0 |
0 |
0 |
T10 |
16 |
14 |
0 |
0 |
T11 |
17 |
15 |
0 |
0 |
T12 |
3 |
1 |
0 |
0 |
T13 |
57 |
55 |
0 |
0 |
T14 |
1 |
19 |
0 |
0 |
T15 |
0 |
189343 |
0 |
0 |
T16 |
0 |
63547 |
0 |
0 |
T17 |
0 |
253599 |
0 |
0 |
T18 |
0 |
156120 |
0 |
0 |
T19 |
0 |
264736 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
106326800 |
106325184 |
0 |
0 |
T1 |
8380 |
8379 |
0 |
0 |
T2 |
21924 |
21923 |
0 |
0 |
T3 |
28418 |
28416 |
0 |
0 |
T4 |
93392 |
93390 |
0 |
0 |
T5 |
165206 |
165205 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T9 |
1241 |
1239 |
0 |
0 |
T10 |
5498 |
5496 |
0 |
0 |
T11 |
4634 |
4632 |
0 |
0 |
T12 |
3201 |
3199 |
0 |
0 |
T13 |
16593 |
16591 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
0 |
4 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
4 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
5 |
0 |
0 |
T27 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
82384478 |
82383670 |
0 |
0 |
selKnown1 |
106325860 |
106325052 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
82384478 |
82383670 |
0 |
0 |
T3 |
48119 |
48118 |
0 |
0 |
T4 |
148616 |
148615 |
0 |
0 |
T5 |
929021 |
929020 |
0 |
0 |
T6 |
0 |
40632 |
0 |
0 |
T8 |
0 |
502858 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
0 |
189343 |
0 |
0 |
T16 |
0 |
63547 |
0 |
0 |
T17 |
0 |
253599 |
0 |
0 |
T18 |
0 |
156120 |
0 |
0 |
T19 |
0 |
264736 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
106325860 |
106325052 |
0 |
0 |
T1 |
8380 |
8379 |
0 |
0 |
T2 |
21924 |
21923 |
0 |
0 |
T3 |
28415 |
28414 |
0 |
0 |
T4 |
93391 |
93390 |
0 |
0 |
T5 |
165205 |
165205 |
0 |
0 |
T9 |
1240 |
1239 |
0 |
0 |
T10 |
5497 |
5496 |
0 |
0 |
T11 |
4633 |
4632 |
0 |
0 |
T12 |
3200 |
3199 |
0 |
0 |
T13 |
16592 |
16591 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
57745 |
56937 |
0 |
0 |
selKnown1 |
940 |
132 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
57745 |
56937 |
0 |
0 |
T1 |
16 |
15 |
0 |
0 |
T2 |
121 |
120 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
7 |
6 |
0 |
0 |
T5 |
188 |
187 |
0 |
0 |
T8 |
0 |
105 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
15 |
14 |
0 |
0 |
T11 |
16 |
15 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
56 |
55 |
0 |
0 |
T14 |
0 |
19 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
940 |
132 |
0 |
0 |
T3 |
3 |
2 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
0 |
3 |
0 |
0 |
T7 |
0 |
4 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
0 |
4 |
0 |
0 |
T22 |
0 |
2 |
0 |
0 |
T23 |
0 |
4 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T26 |
0 |
5 |
0 |
0 |
T27 |
0 |
3 |
0 |
0 |