Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
clk1_i |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T1,T3,T4 |
Yes |
T1,T3,T4 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
87479737 |
87478125 |
0 |
0 |
selKnown1 |
104915596 |
104913984 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
87479737 |
87478125 |
0 |
0 |
T1 |
430903 |
430902 |
0 |
0 |
T2 |
82 |
80 |
0 |
0 |
T3 |
196332 |
196330 |
0 |
0 |
T4 |
125821 |
125819 |
0 |
0 |
T5 |
12322 |
12320 |
0 |
0 |
T6 |
43513 |
43511 |
0 |
0 |
T7 |
0 |
71213 |
0 |
0 |
T8 |
11 |
9 |
0 |
0 |
T9 |
15 |
13 |
0 |
0 |
T10 |
2 |
0 |
0 |
0 |
T11 |
88 |
86 |
0 |
0 |
T12 |
0 |
610643 |
0 |
0 |
T13 |
0 |
110202 |
0 |
0 |
T14 |
0 |
99 |
0 |
0 |
T15 |
0 |
98 |
0 |
0 |
T16 |
0 |
176646 |
0 |
0 |
T17 |
0 |
986890 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
104915596 |
104913984 |
0 |
0 |
T1 |
385279 |
385279 |
0 |
0 |
T2 |
74517 |
74516 |
0 |
0 |
T3 |
113923 |
113922 |
0 |
0 |
T4 |
163653 |
163652 |
0 |
0 |
T5 |
17252 |
17250 |
0 |
0 |
T6 |
64560 |
64558 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
4828 |
4827 |
0 |
0 |
T9 |
5474 |
5472 |
0 |
0 |
T10 |
1464 |
1462 |
0 |
0 |
T11 |
38248 |
38246 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T23 |
0 |
5 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T3,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
87422475 |
87421669 |
0 |
0 |
selKnown1 |
104914672 |
104913866 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
87422475 |
87421669 |
0 |
0 |
T1 |
428964 |
428964 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
196323 |
196322 |
0 |
0 |
T4 |
125820 |
125819 |
0 |
0 |
T5 |
12321 |
12320 |
0 |
0 |
T6 |
43512 |
43511 |
0 |
0 |
T7 |
0 |
71213 |
0 |
0 |
T8 |
1 |
0 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
0 |
610423 |
0 |
0 |
T13 |
0 |
109646 |
0 |
0 |
T16 |
0 |
176646 |
0 |
0 |
T17 |
0 |
986890 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
104914672 |
104913866 |
0 |
0 |
T1 |
385279 |
385279 |
0 |
0 |
T2 |
74517 |
74516 |
0 |
0 |
T3 |
113923 |
113922 |
0 |
0 |
T4 |
163653 |
163652 |
0 |
0 |
T5 |
17250 |
17249 |
0 |
0 |
T6 |
64556 |
64555 |
0 |
0 |
T8 |
4828 |
4827 |
0 |
0 |
T9 |
5473 |
5472 |
0 |
0 |
T10 |
1463 |
1462 |
0 |
0 |
T11 |
38247 |
38246 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
57262 |
56456 |
0 |
0 |
selKnown1 |
924 |
118 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
57262 |
56456 |
0 |
0 |
T1 |
1939 |
1938 |
0 |
0 |
T2 |
81 |
80 |
0 |
0 |
T3 |
9 |
8 |
0 |
0 |
T4 |
1 |
0 |
0 |
0 |
T5 |
1 |
0 |
0 |
0 |
T6 |
1 |
0 |
0 |
0 |
T8 |
10 |
9 |
0 |
0 |
T9 |
14 |
13 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
87 |
86 |
0 |
0 |
T12 |
0 |
220 |
0 |
0 |
T13 |
0 |
556 |
0 |
0 |
T14 |
0 |
99 |
0 |
0 |
T15 |
0 |
98 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
924 |
118 |
0 |
0 |
T5 |
2 |
1 |
0 |
0 |
T6 |
4 |
3 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
1 |
0 |
0 |
0 |
T15 |
1 |
0 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T19 |
0 |
1 |
0 |
0 |
T20 |
0 |
2 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T23 |
0 |
5 |
0 |
0 |
T24 |
0 |
1 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |