Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Toggle Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Totals |
4 |
3 |
75.00 |
Total Bits |
8 |
6 |
75.00 |
Total Bits 0->1 |
4 |
3 |
75.00 |
Total Bits 1->0 |
4 |
3 |
75.00 |
| | | |
Ports |
4 |
3 |
75.00 |
Port Bits |
8 |
6 |
75.00 |
Port Bits 0->1 |
4 |
3 |
75.00 |
Port Bits 1->0 |
4 |
3 |
75.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk0_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
clk1_i |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
INPUT |
sel_i |
No |
No |
|
No |
|
INPUT |
clk_o |
Yes |
Yes |
T3,T4,T5 |
Yes |
T3,T4,T5 |
OUTPUT |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
76696683 |
76695065 |
0 |
0 |
selKnown1 |
106230149 |
106228531 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76696683 |
76695065 |
0 |
0 |
T1 |
61 |
60 |
0 |
0 |
T2 |
53 |
52 |
0 |
0 |
T3 |
257157 |
257155 |
0 |
0 |
T4 |
126625 |
126624 |
0 |
0 |
T5 |
114963 |
114962 |
0 |
0 |
T6 |
0 |
20620 |
0 |
0 |
T9 |
88 |
86 |
0 |
0 |
T10 |
85 |
83 |
0 |
0 |
T11 |
12 |
10 |
0 |
0 |
T12 |
3 |
1 |
0 |
0 |
T13 |
71 |
69 |
0 |
0 |
T14 |
453197 |
453196 |
0 |
0 |
T15 |
0 |
52014 |
0 |
0 |
T16 |
0 |
68054 |
0 |
0 |
T17 |
0 |
180546 |
0 |
0 |
T18 |
0 |
51305 |
0 |
0 |
T19 |
0 |
55115 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
106230149 |
106228531 |
0 |
0 |
T1 |
36692 |
36691 |
0 |
0 |
T2 |
16470 |
16469 |
0 |
0 |
T3 |
157808 |
157807 |
0 |
0 |
T4 |
195974 |
195974 |
0 |
0 |
T5 |
140900 |
140900 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
4 |
3 |
0 |
0 |
T8 |
4 |
3 |
0 |
0 |
T9 |
93077 |
93076 |
0 |
0 |
T10 |
28686 |
28685 |
0 |
0 |
T11 |
3605 |
3604 |
0 |
0 |
T12 |
1346 |
1345 |
0 |
0 |
T13 |
45616 |
45615 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T23 |
0 |
6 |
0 |
0 |
T24 |
0 |
5 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T3,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_clock_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
76641564 |
76640755 |
0 |
0 |
selKnown1 |
106229208 |
106228399 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
76641564 |
76640755 |
0 |
0 |
T3 |
257057 |
257056 |
0 |
0 |
T4 |
125954 |
125954 |
0 |
0 |
T5 |
114657 |
114657 |
0 |
0 |
T6 |
0 |
20620 |
0 |
0 |
T9 |
1 |
0 |
0 |
0 |
T10 |
1 |
0 |
0 |
0 |
T11 |
1 |
0 |
0 |
0 |
T12 |
1 |
0 |
0 |
0 |
T13 |
1 |
0 |
0 |
0 |
T14 |
453197 |
453196 |
0 |
0 |
T15 |
0 |
52014 |
0 |
0 |
T16 |
0 |
68054 |
0 |
0 |
T17 |
0 |
180546 |
0 |
0 |
T18 |
0 |
51305 |
0 |
0 |
T19 |
0 |
55115 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
106229208 |
106228399 |
0 |
0 |
T1 |
36692 |
36691 |
0 |
0 |
T2 |
16470 |
16469 |
0 |
0 |
T3 |
157808 |
157807 |
0 |
0 |
T4 |
195974 |
195974 |
0 |
0 |
T5 |
140900 |
140900 |
0 |
0 |
T9 |
93077 |
93076 |
0 |
0 |
T10 |
28686 |
28685 |
0 |
0 |
T11 |
3605 |
3604 |
0 |
0 |
T12 |
1346 |
1345 |
0 |
0 |
T13 |
45616 |
45615 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_prim_rst_n_mux2.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
55119 |
54310 |
0 |
0 |
selKnown1 |
941 |
132 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
55119 |
54310 |
0 |
0 |
T1 |
61 |
60 |
0 |
0 |
T2 |
53 |
52 |
0 |
0 |
T3 |
100 |
99 |
0 |
0 |
T4 |
671 |
670 |
0 |
0 |
T5 |
306 |
305 |
0 |
0 |
T9 |
87 |
86 |
0 |
0 |
T10 |
84 |
83 |
0 |
0 |
T11 |
11 |
10 |
0 |
0 |
T12 |
2 |
1 |
0 |
0 |
T13 |
70 |
69 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
941 |
132 |
0 |
0 |
T6 |
2 |
1 |
0 |
0 |
T7 |
4 |
3 |
0 |
0 |
T8 |
4 |
3 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T23 |
0 |
6 |
0 |
0 |
T24 |
0 |
5 |
0 |
0 |
T25 |
0 |
5 |
0 |
0 |
T26 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T30 |
1 |
0 |
0 |
0 |
T31 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T33 |
1 |
0 |
0 |
0 |
T34 |
1 |
0 |
0 |
0 |